• 제목/요약/키워드: Electrostatic Discharge (ESD)

검색결과 101건 처리시간 0.029초

An Operating Circuits Design for preventing Electrostatic Discharge in Liquid Crystal Displays

  • Jo, Jo-Yeon;Yi, Jun-Sin
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2008년도 International Meeting on Information Display
    • /
    • pp.674-676
    • /
    • 2008
  • An electrostatic discharge (ESD) or a noise supplied from the outside has an effect on communication between the timing controller (TCON) and the memory element (EEPROM) through the interface between the timing controller and the memory element in liquid crystal displays (LCD). Therefore, we must apply ESD protection methods to LCD operating circuits for a normal operation. Our ESD protection circuit is to prevent from bi-directional communication errors between TCON and EEPROM due to an electrostatic discharge (ESD).

  • PDF

Electrostatic Discharge (ESD) and Failure Analysis: Models, Methodologies and Mechanisms for CMOS, Silicon On Insulator and Silicon Germanium Technologies

  • Voldman, Steven H.
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제3권3호
    • /
    • pp.153-166
    • /
    • 2003
  • Failure analysis is fundamental to the design and development methodology of electrostatic discharge (ESD) devices and ESD robust circuits. The role of failure analysis (FA) in the models, methodology, band mechanisms evaluation for improving ESD robustness of semiconductor products in CMOS, silicon-on-insulator (SOI) and silicon germanium (SiGe) technologies will be reviewed.

Electrostatic discharge in TFT manufacturing process

  • Long, Chunping;Lee, Xinxin;Wang, Wei
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2007년도 7th International Meeting on Information Display 제7권1호
    • /
    • pp.908-910
    • /
    • 2007
  • Thin Film Transistor (TFT) manufacturing process is complicated. Electrostatic discharge (ESD) occurs during every process step. This paper describes ESD phenomena in terms of TFT design and processing flow. The abnormal contact between equipment and glass is found out to be the key reason causing ESD.

  • PDF

패키지 반도체소자의 ESD 손상에 대한 실험적 연구 (Experimental Investigation of the Electrostatic Discharge(ESD) Damage in Packaged Semiconductor Devices)

  • 김상렬;김두현;강동규
    • 한국안전학회지
    • /
    • 제17권4호
    • /
    • pp.94-100
    • /
    • 2002
  • As the use of automatic handling equipment for sensitive semiconductor devices is rapidly increased, manufacturers of electronic components and equipments need to be more alert to the problem of electrostatic discharges(ESD). In order to analyze damage characteristics of semiconductor device damaged by ESD, this study adopts a new charged-device model(CDM), field-induced charged model(FCDM) simulator that is suitable for rapid, routine testing of semiconductor devices and provides a fast and inexpensive test that faithfully represents ESD hazards in plants. High voltage applied to the device under test is raised by the field of non-contacting electrodes in the FCDM simulator, which avoids premature device stressing and permits a faster test cycle. Discharge current and time are measured and calculated. The characteristics of electrostatic attenuation of domestic semiconductor devices are investigated to evaluate the ESD phenomena in the semiconductors. Also, the field charging mechanism, the device thresholds and failure modes are investigated and analyzed. The damaged devices obtained in the simulator are analyzed and evaluated by SEM. The results obtained in this paper can be used to prevent semiconductor devices form ESD hazards and be a foundation of research area and industry relevant to ESD phenomena.

효율적인 ESD(ElectroStatic Discharge) test를 위한 Stress mode 제안 (Stress mode proposal for an efficient ESD test)

  • 강지웅;장석원;곽계달
    • 대한기계학회:학술대회논문집
    • /
    • 대한기계학회 2008년도 추계학술대회A
    • /
    • pp.1289-1294
    • /
    • 2008
  • Electrostatic discharge(ESD) phenomenon is a serious reliability concern. It causes approximately most of all field failures of IC. To quality the ESD immunity of IC product, there are some test methods and standards developed. ESD events have been classified into 3 models, which are HBM, MM and CDM. All the test methods are designed to evaluate the ESD immunity of IC products. This study provides an overview among ESD test methods on ICs and an efficient ESD stress method. We have estimated on all pin combination about the positive and negative ESD stress. We make out the weakest stress mode. This mode called a worst-case mode. We proposed that positive supply voltage pin and I/O pin combination is efficient because it is a worst-case mode.

  • PDF

ESD Protection Circuits with Low-Voltage Triggered SCR for RF Applications

  • 김산홍;박재영;김택수
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2008년도 하계종합학술대회
    • /
    • pp.24-25
    • /
    • 2008
  • An Electrostatic discharge (ESD) protection has been a very important reliability issue in microelectronics, especially for RF (Radio Frequency) integrated circuits (ICs). This paper reviews design and analysis of on-chip ESD (electrostatic discharge) protection circuits for RF applications. Key issues in RF ESD protection, design methods, and RF ESD protection solutions are discussed.

  • PDF

System Level ESD Analysis - A Comprehensive Review I on ESD Generator Modeling

  • Yousaf, Jawad;Lee, Hosang;Nah, Wansoo
    • Journal of Electrical Engineering and Technology
    • /
    • 제13권5호
    • /
    • pp.2017-2032
    • /
    • 2018
  • This study presents, for the first time, state-of-the art review of the various techniques for the modeling of the electrostatic discharge (ESD) generators for the ESD analysis and testing. After a brief overview of the ESD generator, the study provides an in-depth review of ESD generator modeling (analytical, circuit and numerical modeling) techniques for the contact discharge mode. The proposed techniques for each modeling approach are compared to illustrates their differences and limitations.

터널링 자기저항 소자의 정전기 방전 시뮬레이션 (Electrostatic discharge simulation of tunneling magnetoresistance devices)

  • 박승영;최연봉;조순철
    • 한국자기학회지
    • /
    • 제12권5호
    • /
    • pp.168-173
    • /
    • 2002
  • 본 연구에서는 인체모델(humman body model; HBM)을 터널링 자기저항(tunneling magneto resistance; TMR)소자에 연결하여 정전기에 대한 방전특성을 연구하였다. 이를 위해 제조된 TMR 시편을 전기적 등가회로 바꿔 HBM에 연결하여 PSPICE를 이용해 시뮬레이션 하였다. 이러한 등가회로에서 접합부분의 모델링 요소들의 값을 변화시켜 방전특성을 관찰할 수 있었다. 그 결과 시편의 저항과 정전용량 성분의 값이 다른 요소들에 비해 수배에서 수백 배까지 커서 정전기 방전(electrostatic discharge; ESD) 민감도를 좌우하는 주요한 요소임을 알 수 있었다. 여기에서 ESD현상에 대한 내구성을 향상시키기 위해서는 정전용량을 증가시키는 것 보다 접합면과 도선의 저항값을 줄이는 것이 유리하다. 그리고 직류 전압에 대해 절연층의 전위 장벽이 낮아져 많은 전류가 흐르게 되는 항복(breakdown)전압과 셀의 물리적 구조 및 성질이 변형되어 회복되지 못하는 파괴(failure)전압을 측정하여 DC 상태에서의 내구성을 연구하였다. 이 결과를 HBM 전압에 대한 파괴 전압으로 간주하여 TMR 소자가 견딜 수 있는 HBM 전압을 예측할 수 있었다.

System Level ESD Analysis - A Comprehensive Review II on ESD Coupling Analysis Techniques

  • Yousaf, Jawad;Lee, Hosang;Nah, Wansoo
    • Journal of Electrical Engineering and Technology
    • /
    • 제13권5호
    • /
    • pp.2033-2044
    • /
    • 2018
  • This study presents states-of-the art overview of the system level electrostatic discharge (ESD) analysis and testing. After brief description of ESD compliance standards and ESD coupling mechanisms, the study provides an in-depth review and comparison of the various techniques for the system level ESD coupling analysis using time and frequency domain techniques, full wave electromagnetic modeling and hybrid modeling. The methods used for improving system level ESD testing using troubleshooting and determining the root causes of soft failures, the optimization of ESD testing and the countermeasures to mitigate ESD problems are also discussed.

ESD와 점착 롤 제진을 이용한 LGP 건식 세정 장치 개발 (Development of LGP Dry Cleaning Equipment using ESD and Adhesive Roll)

  • 구자일;전성호
    • 전자공학회논문지
    • /
    • 제51권8호
    • /
    • pp.195-201
    • /
    • 2014
  • 본 논문에서는 도광판(LGP, Light Guide Panel)의 미세먼지 세정을 위해 건식 점착롤 제진과 코로나 대전을 이용한 제전(ESD, electrostatic discharge) 방식을 적용한 건식 세정 장치를 개발한다. 이를 위해 점착롤 제진과 제전 방식을 혼합 적용할 수 있는 세정 메커니즘을 설계하고, LGP를 자동으로 로딩/언로딩 및 이송할 수 있는 장치를 설계하고 구현한다. 그리고 이물질 및 미세먼지 세정 실험을 통해 개발된 시스템이 안정적으로 동작함을 확인하였다.