• Title/Summary/Keyword: Double gate

Search Result 375, Processing Time 0.024 seconds

Characteristics of inverted AlGaAs/InGaAs/GaAs power P-HEMTs with double channel (역 이중채널 구조를 이용한 전력용 AlGaAs/InGaAs/GaAs P-HEMT의 특성)

  • Ahn, Kwang-Ho;Jeong, Young-Han;Bae, Byung-Suk;Jeong, Yoon-Ha
    • Proceedings of the KIEE Conference
    • /
    • 1996.11a
    • /
    • pp.235-238
    • /
    • 1996
  • An inverted double channel AIGaAs/lnGaAs/GaAs heterostructure grown by LP-MOCVD is demonstrated and discussed. Sheet carrier densities in excess of $4.5{\times}10^{12}cm^{-2}$ at 300K are obtained with a hall mobility of $5010cm^2/V{\cdot}s$. The proposed device with a $1.8{\times}200{\mu}m^2$ gate dimension reveals an extrinsic transconductance as high as 320 mS/mm and a saturation current density as high as 820 mA/mm at 300K. This is the highest current density ever reported for GaAs MODFET's with the same gate length. Significantly improvements on gate voltage swing (up to 3.5 V) and on reverse breakdown voltage (-10V) are demonstrated due to inverted structure.

  • PDF

Analysis of Channel Doping Concentration Dependent Subthreshold Characteristics for Double Gate MOSFET (이중게이트 MOSFET에서 채널도핑농도에 따른 문턱전압이하 특성 분석)

  • Jung, Hak-Kee
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.12 no.10
    • /
    • pp.1840-1844
    • /
    • 2008
  • In this paper, the influence of channel doping concentration, which the most important factor is as double gate MOSFET is fabricated, on transport characteristics has been analyzed in the subthreshold region. The analytical model is used to derive transport model based on Poisson equation. The thermionic omission and tunneling current to have an influence on subthreshold current conduction are analyzed, and the relationship of doping concentration and subthreshold swings of this paper are compared with those of Medici two dimensional simulation, to verify this model. As a result, transport model presented in this paper is good agreement with two dimensional simulation model, and the transport characteristics have been considered according to the dimensional parameters of double gate MOSFET.

Design of Pixel Circuit of Micro LED Display with Double Gate Thin Film Transistors (더블 게이트 박막 트랜지스터를 활용한 Micro LED 디스플레이 화소 회로 설계)

  • Kim, Taesoo;Jeon, Jaehong
    • Journal of the Semiconductor & Display Technology
    • /
    • v.21 no.1
    • /
    • pp.50-55
    • /
    • 2022
  • Due to the wavelength shift problem of micro LED caused by the change of current density, the active matrix driving pixel circuit that is used in OLED cannot be applied to micro LED displays. Therefore, we need a gray scale method based on modulation of duration time of light emission. In this study, we propose the PWM-controlled micro LED pixel circuit based on CMOS thin film transistors (TFTs). By adopting CMOS inverter structure, we can reduce the number of storage capacitors from the circuit and make the operating speed of the circuit faster. Most of all, our circuit is designed to make operating speed of PWM circuit faster by adopting feedback effect through double gate TFT structure. As a result, it takes about 4.7ns to turn on the LED and about 5.6ns to turn it off. This operating time is short enough to avoid the color distortion and help the precise control of the gray scale.

Quantum modulation of the channel charge and distributed capacitance of double gated nanosize FETs

  • Gasparyan, Ferdinand V.;Aroutiounian, Vladimir M.
    • Advances in nano research
    • /
    • v.3 no.1
    • /
    • pp.49-54
    • /
    • 2015
  • The structure represents symmetrical metal electrode (gate 1) - front $SiO_2$ layer - n-Si nanowire FET - buried $SiO_2$ layer - metal electrode (gate 2). At the symmetrical gate voltages high conductive regions near the gate 1 - front $SiO_2$ and gate 2 - buried $SiO_2$ interfaces correspondingly, and low conductive region in the central region of the NW are formed. Possibilities of applications of nanosize FETs at the deep inversion and depletion as a distributed capacitance are demonstrated. Capacity density is an order to ${\sim}{\mu}F/cm^2$. The charge density, it distribution and capacity value in the nanowire can be controlled by a small changes in the gate voltages. at the non-symmetrical gate voltages high conductive regions will move to corresponding interfaces and low conductive region will modulate non-symmetrically. In this case source-drain current of the FET will redistributed and change current way. This gives opportunity to investigate surface and bulk transport processes in the nanosize inversion channel.

Fabrication of wide-head T-gate with 0.2 ${\mu}{\textrm}{m}$ gate length using E-beam lithography for MIMIC applications. (전자선 묘화를 이용한 0.2 ${\mu}{\textrm}{m}$의 게이트 길이를 갖는 MIMIC용 Wide-Head T-gate 제작)

  • 전병철;박덕수;신재완;양성환;박현창;이진구
    • Proceedings of the IEEK Conference
    • /
    • 1999.11a
    • /
    • pp.187-190
    • /
    • 1999
  • We have developed fabrication processes that form a wide-head T-gate with a 0.2 ${\mu}{\textrm}{m}$ gate length using the combination of thickness of each PMMA layer, line doses and development times for applications in millimeter- and micro-waves monolithic integrated circuits. The three-layer resist structure (PMMA/P(MMA-MAA)/PMMA = 1800 $\AA$/5800 A/1900$\AA$), 4nC/cm and over development were used for fabrication of a wide-head T-gate by the conventional double E-beam exposure technology. The experimented results show that the cross sectional area of T-gate fabricated by the proposed method is easily enlarged without additional processes.

  • PDF

Direct Current (DC) Bias Stress Characteristics of a Bottom-Gate Thin-Film Transistor with an Amorphous/Microcrystalline Si Double Layer

  • Jeong, Tae-Hoon;Kim, Si-Joon;Kim, Hyun-Jae
    • Transactions on Electrical and Electronic Materials
    • /
    • v.12 no.5
    • /
    • pp.197-199
    • /
    • 2011
  • In this paper, the bottom-gate thin-film transistors (TFTs) were fabricated with an amorphous/microcrystalline Si double layer (DL) as an active layer and the variations of the electrical characteristics were investigated according to the DC bias stresses. Since the fabrication process of DL TFTs was identical to that of the conventional amorphous Si (a-Si) TFTs, it creates no additional manufacturing cost. Moreover, the amorphous/microcrystalline Si DL could possibly improve stability and mass production efficiency. Although the field effect mobility of the typical DL TFTs is similar to that of a-Si TFTs, the DL TFTs had a higher reliability with respect to the direct current (DC) bias stresses.

Characteristics of Subthreshold Leakage Current in Symmetric/Asymmetric Double Gate SOI MOSFET (대칭/비대칭 double 게이트를 갖는 SOI MOSFET에서 subthreshold 누설 전류 특성 분석)

  • Lee, Ki-Am;Park, Jung-Ho
    • Proceedings of the KIEE Conference
    • /
    • 2002.07c
    • /
    • pp.1549-1551
    • /
    • 2002
  • 현재 게이트 길이가 100nm 이하의 MOSFET 소자를 구현할 때 가장 대두되는 문제인 short channel effect를 억제하는 방법으로 제안된 소자 중 하나가 double gate (DG) silicon-on-insulator (SOI) MOSFET이다. 그러나 DG SOI MOSFET는 두 게이트간의 align과 threshold voltage control 문제가 있다. 본 논문에서는 DG SOI MOSFET에서 이상적으로 게이트가 align된 구조와 back 게이트가 front 게이트보다 긴 non-align된 구조가 subthreshold 동작 영역에서 impact ionization에 미치는 영향에 대해 시뮬레이션을 통하여 비교 분석하였다. 그 결과 게이트가 이상적으로 align된 구조보다 back 게이트가 front 게이트보다 긴 non-align된 구조가 게이트와 드레인이 overlap된 영역에서 impact ionization이 증가하였으며 게이트가 각각 n+ 폴리실리콘과 p+ 폴리실리콘을 가진 소자에서 두 게이트가 같은 work function을 가진 소자보다 높은 impact generation rate을 가짐을 알 수 있었다.

  • PDF

Macro Modeling and Parameter Extraction of Lateral Double Diffused Metal Oxide Semiconductor Transistor

  • Kim, Sang-Yong;Kim, Il-Soo
    • Transactions on Electrical and Electronic Materials
    • /
    • v.12 no.1
    • /
    • pp.7-10
    • /
    • 2011
  • High voltage (HV) integrated circuits are viable alternatives to discrete circuits in a wide variety of applications. A HV device generally used in these circuits is a lateral double diffused metal oxide semiconductor (LDMOS) transistor. Attempts to model LDMOS devices are complicated by the existence of the lightly doped drain and by the extension of the poly-silicon and the gate oxide. Several physically based investigations of the bias-dependent drift resistance of HV devices have been conducted, but a complete physical model has not been reported. We propose a new technique to model HV devices using both the BSIM3 SPICE model and a bias dependent resistor model (sub-circuit macro model).

Fabrication and Characteristics of Pd/Pt Gate MISFET Sensor for Dissolved Hydrogen in Oil (유중 용존수소 감지를 위한 Pd/Pt Gate MISFET 센서의 제조와 그 특성)

  • Baek, Tae-Sung;Lee, Jae-Gon;Choin, Sie-Young
    • Journal of Sensor Science and Technology
    • /
    • v.5 no.4
    • /
    • pp.41-46
    • /
    • 1996
  • The Pd/Pt gate MISFET type hydrogen sensors, for detecting dissolved hydrogen gas in the transformer oil, were fabricated and their characteristics were investigated. These sensors including diffused resister heater and temperature monitoring diode were fabricated on the same chip by a conventional silicon process technique. The differential pair plays a role in minimizing the intrinsic voltage drift of the MISFET. To avoid the drift of the sensors induced by the hydrogen, the gate insulators of both FETs were constructed with double layers of silicon dioxide and silicon nitride. In order to eliminate the blister formation on the surface of the hydrogen sensing gate metal, Pt and Pd double metal layers were deposited on the gate insulator. The hydrogen response of the Pd/Pt gate MISFET suggests that the proposed sensor can detect the dissolved hydrogen in transformer oil with 40mV/10ppm of sensitivity and 0.14mV/day of stability.

  • PDF

Design of a Gate-VDD Drain-Extended PMOS ESD Power Clamp for Smart Power ICs (Smart Power IC를 위한 Gate-VDD Drain-Extened PMOS ESD 보호회로 설계)

  • Park, Jae-Young;Kim, Dong-Jun;Park, Sang-Gyu
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.45 no.10
    • /
    • pp.1-6
    • /
    • 2008
  • The holding voltage of the high-voltage MOSFETs in snapback condition is much smaller than the power supply voltage. Such characteristics may cause the latcup-like problems in the Smart Power ICs if these devices are directly used in the ESD (Electrostatic Discharge) power clamp. In this work, a latchup-free design based on the Drain-Extended PMOS (DEPMOS) adopting gate VDD structure is proposed. The operation region of the proposed gate-VDD DEPMOS ESD power clamp is below the onset of the snapback to avoid the danger of latch-up. From the measurement on the devices fabricated using a $0.35\;{\mu}m$ BCD (Bipolar-CMOS-DMOS) Process (60V), it was observed that the proposed ESD power clamp can provide 500% higher ESD robustness per silicon area as compared to the conventional clamps with gate-driven LDMOS (lateral double-diffused MOS).