• 제목/요약/키워드: Digital Logic

Search Result 673, Processing Time 0.026 seconds

Development of the linear motor driver with high speed and stiffness based on SERCOS (SERCOS 기반의 고속 고강성 이송시스템 드라이버 개발)

  • 최정원;김상은;이기동;박정일;이석규
    • Proceedings of the Korean Society of Precision Engineering Conference
    • /
    • 1997.10a
    • /
    • pp.64-68
    • /
    • 1997
  • In this paper, a controller for the linear motor with high speed and stiffness is implemented using SERCOS interface which is a real time communication protocol between the numerical controller(NC) and the motor driver. The proposed controller is mainly composed of current, speed, and position controller, which are designed using the 32-bit DSP(TMS320C31), a high-integrated logic device (EPM7128), and Intelligent Power Module(IPM) to enhance reliability and compactness of the system. The experimental results show the effective performance of the proposed controller for he linear motor with high speed and stiffness.

  • PDF

Implementation of SVPWM Voltage Source Inverter Using FPGA (FPGA를 이용한 전압형 인버터 구동용 SVPWM 구현)

  • 임태윤;김동희;김종무;김중기;김민희
    • Proceedings of the KIPE Conference
    • /
    • 1999.07a
    • /
    • pp.274-277
    • /
    • 1999
  • The paper describes a implementation of space vector pulse-width modulation (SVPWM) voltage source inverter using Field Programmable Gate Array(FPGA) for a induction motor control system. The implemented chip is included logic circuits for SVPWM, dead time compensation and speed detection using Quick Logic, QL16X24B. The maximum operating frequency and delay time can be set to 110MHz and 6 nsec. The designed FPGA for SVPWM can be incorporated with a digital signal processing to provide a simple and effective solution for high performance voltage source inverter drives. Simulation and Implementation results are shown to verify the usefulness of FPGA as a Application Specific Integrated Circuit(ASIC) in power electronics applications

  • PDF

Characteristics of Analog Encoder for SRM Drive

  • Park, Sung-Jun;Ahn, Jin-Woo
    • KIEE International Transaction on Electrical Machinery and Energy Conversion Systems
    • /
    • v.12B no.1
    • /
    • pp.31-36
    • /
    • 2002
  • In a switched reluctance motor drive, it is important to synchronize the stator phase excitation with the rotor position; therefore, the position of rotor is an essential information. Although optical encoders or resolvers are used to provide the position information, these sensors are expensive. Moreover, in the high-speed region, switching angles are fluctuated back and forth out of the preset value, which is caused by the sampling period of the microprocessor. In this paper, a low cost analog encoder suitable for practical applications is proposed. And the control algorithm to generate switching signals using a simple digital logic is presented. The validity of the proposed analog encoder with a proper logic controller is verified from the experiments.

Effect of Channel Length in LDMOSFET on the Switching Characteristic of CMOS Inverter

  • Cui, Zhi-Yuan;Kim, Nam-Soo;Lee, Hyung-Gyoo;Kim, Kyoung-Won
    • Transactions on Electrical and Electronic Materials
    • /
    • v.8 no.1
    • /
    • pp.21-25
    • /
    • 2007
  • A two-dimensional TCAD MEDICI simulator was used to examine the voltage transfer characteristics, on-off switching properties and latch-up of a CMOS inverter as a function of the n-channel length and doping levels. The channel in a LDMOSFET encloses a junction-type source and is believed to be an important parameter for determining the circuit operation of a CMOS inverter. The digital logic levels of the output and input voltages were analyzed from the transfer curves and circuit operation. The high and low logic levels of the input voltage showed a strong dependency on the channel length, while the lateral substrate resistance from a latch-up path in the CMOS inverter was comparable to that of a typical CMOS inverter with a guard ring.

Speed Control of DC Servo Motor using FPGA (FPGA를 이용한 DC Servo Motor의 속도제어)

  • Park, In-Soo;Seo, Young-Won;Park, Kwang-Hyeon
    • Proceedings of the IEEK Conference
    • /
    • 2009.05a
    • /
    • pp.313-315
    • /
    • 2009
  • In this thesis, A methodology of system implement for PID controller, PWM logic, HSC logic, Host Communication and external DAC interface are implemented into single FPGA chip is proposed. The implemented system is used to control the speed of DC servo motor. A DATA block transfers set point value(SV) and P, I, D gain parameters to the corresponding Blocks respectively by the Host Communication to Computer. A HSC block generates process value(PV) by a pulse and $90^{\circ}$ shifted pulse from the encoder A PID block makes error(E) signal from the set value and process value and output manufacture value(MV) through the PID controller. In PWM block using the MV from the PID block, drives H-bridge controlling the Motor. Also DAC interface controls the DAC to graph the digital signal such as SV, PV, E, MV in FPGA onto the Oscilloscope.

  • PDF

A Study on the Construction of Multiple-Valued Logic Functions by Edge-Valued Decision Diagram (에지값 결정도(決定圖)에 의한 다치논리함수구성(多値論理函數構成)에 관한 연구(硏究))

  • Han, Sung-Il;Choi, Jai-Sock;Park, Chun-Myoung;Kim, Heung-Soo
    • Journal of IKEEE
    • /
    • v.1 no.1 s.1
    • /
    • pp.111-119
    • /
    • 1997
  • This paper presented a method of extracting algorithm for Edge Multiple-Valued Decision Diagrams(EMVDD), a new data structure, from Binary Decision Diagram(BDD) which is resently used in constructing the digital logic systems based on the graph theory. And we discussed the function minimization method of the n-variables multiple-valued functions. The proposed method has the visible, schematical and regular properties.

  • PDF

Design and Implementation of High Speed Pulse Motor Controller Chip (고속 펄스 모터 콘트롤러 칩의 설계 및 구현)

  • 김원호;이건오;원종백;박종식
    • Journal of Institute of Control, Robotics and Systems
    • /
    • v.5 no.7
    • /
    • pp.848-854
    • /
    • 1999
  • In this paper, we designed and implemented a precise pulse motor controller chip that generates the pulse needed to control step motor, DC servo and AC servo motors. This chip generates maximum pulse output rate of 5Mpps and has the quasi-S driving capability and speed and moving distance override capability during driving. We designed this chip with VHDL and executed a logic simulation and synthesis using Synopsys tool. The pre-layout simulation and post-layout simulation was executed by Compass tool. This chip was produced with 100 pins, PQFP package by 0.8${\mu}{\textrm}{m}$ gate array process and implemented by completely digital logic. We developed the test hardware board of performance and the CAMC(Computer Aided Motor Controller) Agent softwate to test the performance of the pulse motor controller chip produced. CAMC Agent enables user to set parameters needed to control motor with easy GUI(Graphic User Interface) environment and to display the output response of motor graphically.

  • PDF

VERIFICATION OF PLC PROGRAMS WRITTEN IN FBD WITH VIS

  • Yoo, Jun-Beom;Cha, Sung-Deok;Jee, Eun-Kyung
    • Nuclear Engineering and Technology
    • /
    • v.41 no.1
    • /
    • pp.79-90
    • /
    • 2009
  • Verification of programmable logic controller (PLC) programs written in IEC 61131-3 function block diagram (FBD) is essential in the transition from the use of traditional relay-based analog systems to PLC-based digital systems. This paper describes effective use of the well-known verification tool VIS for automatic verification of behavioral equivalences between successive FBD revisions. We formally defined FBD semantics as a state-transition system, developed semantic-preserving translation rules from FBD to Verilog programs, implemented a software tool to support the process, and conducted a case study on a subset of FBDs for APR-1400 reactor protection system design.

Study on the high performance On Off control for stble SRM drive (SRM의 안정된 운전을 위한 고정밀, 온, 오프 제어기법에 관한 연구)

  • 박성준
    • Proceedings of the Korean Society of Machine Tool Engineers Conference
    • /
    • 2000.04a
    • /
    • pp.159-164
    • /
    • 2000
  • In SRM drive, The accuracy of the switching angles is dependent upon the resolution of the encoder and the sampling period of the microprocessor. As the speed increased, the amount of the switching angle deviation from the preset values is increased by the sampling period. Therefore, in this paper the low cost liner encoder for the practical and stable SRM drive is proposed and the control algorithm to provide the switching signals using the simple digital logic circuit is presented. and it is verified from the experiments that the proposed encoder and logic controller can be a powerful candidate for the practical low cost SRM drive.

  • PDF

Adaptive Fuzzy Control of Yo-yo System Using Neural Network

  • Lee, Seung-ha;Lee, Yun-Jung;Shin, Kwang-Hyun;Bien, Zeungnam
    • International Journal of Fuzzy Logic and Intelligent Systems
    • /
    • v.4 no.2
    • /
    • pp.161-164
    • /
    • 2004
  • The yo-yo system has been introduced as an interesting plant to demonstrate the effectiveness of intelligent controllers. Having nonlinear and asymmetric characteristics, the yo-yo plant requires a controller quite different from conventional controllers such as PID. In this paper is presented an adaptive method of controlling the yo-yo system. Fuzzy logic controller based on human expertise is referred at first. Then, an adaptive fuzzy controller which has adaptation features against the variation of plant parameters is proposed. Finally, experimental results are presented.