• Title/Summary/Keyword: Dc-Link Balancing Control

Search Result 42, Processing Time 0.028 seconds

Neutral Point Balancing Algorithm for Multi-level Converter under Unbalanced Operating Conditions

  • Jung, Kyungsub;Suh, Yongsug
    • Proceedings of the KIPE Conference
    • /
    • 2015.07a
    • /
    • pp.177-178
    • /
    • 2015
  • This paper presents a neutral point deviation compensating control algorithm applied to a 3-level NPC converter. The neutral point deviation is analyzed with a focus on the current flowing out of or into the neutral point of the dc link. Based on the zero sequence components of the reference voltages, this paper analyzes the neutral point deviation and balancing control for 3-level NPC converter. An analytical method is proposed to calculate the injected zero sequence voltage for NP balancing based on average neutral current. This paper also proposes a control scheme compensating for the neutral point deviation under generalized unbalanced grid operating conditions. The positive and negative sequence components of the pole voltages and ac input currents are employed to accurately explain the behavior of 3-level NPC converter. Simulation and experimental results for a test set up of 30kW are shown to verify the validity of the proposed algorithm.

  • PDF

Research on the Mechanism of Neutral-point Voltage Fluctuation and Capacitor Voltage Balancing Control Strategy of Three-phase Three-level T-type Inverter

  • Yan, Gangui;Duan, Shuangming;Zhao, Shujian;Li, Gen;Wu, Wei;Li, Hongbo
    • Journal of Electrical Engineering and Technology
    • /
    • v.12 no.6
    • /
    • pp.2227-2236
    • /
    • 2017
  • In order to solve the neutral-point voltage fluctuation problem of three-phase three-level T-type inverters (TPTLTIs), the unbalance characteristics of capacitor voltages under different switching states and the mechanism of neutral-point voltage fluctuation are revealed. Based on the mathematical model of a TPTLTI, a feed-forward voltage balancing control strategy of DC-link capacitor voltages error is proposed. The strategy generates a DC bias voltage using a capacitor voltage loop with a proportional integral (PI) controller. The proposed strategy can suppress the neutral-point voltage fluctuation effectively and improve the quality of output currents. The correctness of the theoretical analysis is verified through simulations. An experimental prototype of a TPTLTI based on Digital Signal Processor (DSP) is built. The feasibility and effectiveness of the proposed strategy is verified through experiment. The results from simulations and experiment match very well.

An Optimized Control Method Based on Dual Three-Level Inverters for Open-end Winding Induction Motor Drives

  • Wu, Di;Su, Liang-Cheng;Wu, Xiao-Jie;Zhao, Guo-Dong
    • Journal of Power Electronics
    • /
    • v.14 no.2
    • /
    • pp.315-323
    • /
    • 2014
  • An optimized space vector pulse width modulation (SVPWM) method with common mode voltage elimination and neutral point potential balancing is proposed for an open-end winding induction motor. The motor is fed from both of the ends with two neutral point clamped (NPC) three-level inverters. In order to eliminate the common mode voltage of the motor ends and balance the neutral point potential of the DC link, only zero common mode voltage vectors are used and a balancing control factor is gained from calculation in the strategy. In order to improve the harmonic characteristics of the output voltages and currents, the balancing control factor is regulated properly and the theoretical analysis is provided. Simulation and experimental results show that by adopting the proposed method, the common mode voltage can be completely eliminated, the neutral point potential can be accurately balanced and the harmonic performance for the output voltages and currents can be effectively improved.

Development of a Human-Sized Biped Walking Robot (인체형 이족보행로봇의 개발)

  • 최형식;박용헌;김영식
    • Journal of Institute of Control, Robotics and Systems
    • /
    • v.8 no.6
    • /
    • pp.484-491
    • /
    • 2002
  • We developed a new type of human-sized BWR (biped walking robot) driven by a new actuator based on the ball screw which has high strength and high gear ratio. Each leg of the robot is composed of three pitch joints and one roll joint. In all, a 10 degree-of-freedom robot with two balancing joints was developed. A new type of actuator for the robot is proposed, which is composed of four bar link mechanism driven by the ball screw. The robot overcomes the limit of the driving torque of conventional BWRs. The BWR was designed to walk autonomously by adapting small DC motors for the robot actuators and has a space to board DC battery and controllers. In the performance test, the BWR performed sitting-up and down motion, and walking motion. Through the test, we found the possibility of a high performance biped-walking.

State-of-Charge Balancing Control of a Battery Power Module for a Modularized Battery for Electric Vehicle

  • Choi, Seong-Chon;Jeon, Jin-Yong;Yeo, Tae-Jung;Kim, Young-Jae;Kim, Do-Yun;Won, Chung-Yuen
    • Journal of Electrical Engineering and Technology
    • /
    • v.11 no.3
    • /
    • pp.629-638
    • /
    • 2016
  • This paper proposes a State-of-Charge (SOC) balancing control of Battery Power Modules (BPMs) for a modularized battery for Electric Vehicles (EVs) without additional balancing circuits. The BPMs are substituted with the single converter in EVs located between the battery and the inverter. The BPM is composed of a two-phase interleaved boost converter with battery modules. The discharge current of each battery module can be controlled individually by using the BPM to achieve a balanced state as well as increased utilization of the battery capacity. Also, an SOC balancing method is proposed to reduce the equalization time, which satisfies the regulation of a constant DC-link voltage and a demand of the output power. The proposed system and the SOC balancing method are verified through simulation and experiment.

Simplified PWM Strategy for Neutral-Point-Clamped (NPC) Three-Level Converter

  • Ye, Zongbin;Xu, Yiming;Li, Fei;Deng, Xianming;Zhang, Yuanzheng
    • Journal of Power Electronics
    • /
    • v.14 no.3
    • /
    • pp.519-530
    • /
    • 2014
  • A novel simplified pulse width modulation(PWM) strategy for neutral point clamped (NPC) three-level converter is proposed in this paper.The direct output voltage modulation is applied to reduce the calculation time. Based on this strategy, several optimized control methods are proposed. The neutral point potential balancing algorithm is discussed and a fine neutral point potential balancing scheme is introduced. Moreover, the minimum pulse width compensation and switching losses reduction can be easily achieved using this modulation strategy. This strategy also gains good results even with the unequal DC link capacitor. The modulation principle is studied in detail and the validity of this simplified PWM strategy is experimentally verified in this paper. The experiment results indicated that the proposed PWM strategy has excellent performance, and the neutral point potential can be balanced well with unequal DC link captaincies.

Voltage Balancing Control using DPWM at 3-Level Inverter (3레벨 NPC 인버터 DPWM 기법을 이용한 중성점 전압제어)

  • Eom, Tae-Ho;Hyun, Seung-Wook;Hong, Seok-Jin;Lee, Hee-Jun;Won, Chung-Yuen
    • Proceedings of the KIPE Conference
    • /
    • 2014.07a
    • /
    • pp.138-139
    • /
    • 2014
  • 3레벨 NPC 인버터는 구조상 DC Link가 두 개의 커패시터로 직렬 구성되어 있어 두 커패시터 간의 전압 불균형의 문제가 발생한다. 중성점의 변동으로 인하여 스위치 소자의 소손과 제어기의 오작동 등 시스템의 안정도가 떨어지게 된다. 기존의 중성점 전압을 제어하는 오프셋 전압 인가 방식은 zero point 지점에서 불연속 스위칭 구간이 존재하기 때문에 중성점 제어가 불가능하다. 본 논문에서는 중성점 전압을 제어하기 위하여 DPWM 기법에서 중성점 전압을 제어하는 방식을 제안하였다. DC Link의 두 커패시터 전압 불균형이 발생하면 $60^{\circ}(+30^{\circ})$ DPWM 기법으로 Positive 벡터와 Negative 벡터의 스위칭 인가 시간을 조절하여 두 커패시터의 전압 균형을 이루게 한다. 시뮬레이션을 통하여 본 논문에서 제안한 방식에 대한 타당성을 검증하였다.

  • PDF

Control Strategies for Multilevel APFs Based on the Windowed-FFT and Resonant Controllers

  • Han, Yang
    • Journal of Power Electronics
    • /
    • v.12 no.3
    • /
    • pp.509-517
    • /
    • 2012
  • This paper presents control strategies for cascaded H-bridge multilevel active power filters (APFs). A current loop controller is implemented using a proportional-resonant (PR) regulator, which achieves zero steady-state error at target frequencies. The power balancing mechanism for the dc-link capacitor voltages is analyzed and a voltage balancing controller is presented. To mitigate the picket-fence effect of the conventional FFT algorithm under asynchronous sampling conditions, the Hanning Windowed-FFT algorithm is proposed for reference current generation (RCG). This calculates the frequency, amplitude and phase of individual harmonic components accurately and as a result, selective harmonic compensation (SHC) is achieved. Simulation and experimental results are presented, which verify the validity and effectiveness of the devised control algorithms.

Analysis and Control of NPC-3L Inverter Fed Dual Three-Phase PMSM Drives Considering their Asymmetric Factors

  • Chen, Jian;Wang, Zheng;Wang, Yibo;Cheng, Ming
    • Journal of Power Electronics
    • /
    • v.17 no.6
    • /
    • pp.1500-1511
    • /
    • 2017
  • The purpose of this paper is to study a high-performance control scheme for neutral-point-clamping three-level (NPC-3L) inverter fed dual three-phase permanent magnet synchronous motor (PMSM) drives by considering some asymmetric factors such as the non-identical parameters in phase windings. To implement this, the system model is analyzed for dual three-phase PMSM drives with asymmetric factors based on the vector space decomposition (VSD) principle. Based on the equivalent circuits, PI controllers with feedforward compensation are used in the d-q subspace for regulating torque, where the cut-off frequency of the PI controllers are set at the twice the fundamental frequency for compensating both the additional DC component and the second order component caused by asymmetry. Meanwhile, proportional resonant (PR) controllers are proposed in the x-y subspace for suppressing the possible unbalanced currents in the phase windings. A dual three-phase space vector modulation (DT-SVM) is designed for the drive, and the balancing factor is designed based on the numerical fitting surface for balancing the DC link capacitor voltages. Experimental results are given to demonstrate the validity of the theoretical analysis and the proposed control scheme.

A Study of the Three Port NPC based DAB Converter for the Bipolar DC Grid (양극성 직류 배전망에 적용 가능한 3포트 NPC 기반의 DAB 컨버터에 대한 연구)

  • Yun, Hyeok-Jin;Kim, Myoungho;Baek, Ju-Won;Kim, Ju-Yong;Kim, Hee-Je
    • The Transactions of the Korean Institute of Power Electronics
    • /
    • v.22 no.4
    • /
    • pp.336-344
    • /
    • 2017
  • This paper presents the three-port DC-DC converter modeling and controller design procedure, which is part of the solid-state transformer (SST) to interface medium voltage AC grid to bipolar DC distribution network. Due to the high primary side DC link voltage, the proposed converter employs the three-level neutral point clamped (NPC) topology at the primary side and 2-two level half bridge circuits for each DC distribution network. For the proposed converter particular structure, this paper conducts modeling the three winding transformer and the power transfer between each port. A decoupling method is adopted to simplify the power transfer model. The voltage controller design procedure is presented. In addition, the output current sharing controller is employed for current balancing between the parallel-connected secondary output ports. The proposed circuit and controller performance are verified by experimental results using a 30 kW prototype SST system.