• Title/Summary/Keyword: ATLAS simulator

Search Result 41, Processing Time 0.025 seconds

Characteristics of Lateral Structure Transistor (횡방향 구조 트랜지스터의 특성)

  • 이정환;서희돈
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.13 no.12
    • /
    • pp.977-982
    • /
    • 2000
  • Conventional transistors which have vertical structure show increased parasitic capacitance characteristics in accordance with the increase of non-active base area and collector area. These consequently have disadvantage for high speed switching performance. In this paper, a lateral structure transistor which has minimized parasitic capacitance by using SDB(Silicon Direct Bonding) wafer and oxide sidewall isolation utilizing silicon trench technology is presented. Its structural characteristics are designed by ATHENA(SUPREM4), the process simulator from SILVACO International, and its performance is proven by ATLAS, the device simulator from SILVACO International. The performance of the proposed lateral structure transistor is certified through the V$\_$CE/-I$\_$C/ characteristics curve, h$\_$FE/-I$\_$C/ characteristics, and GP-plot. Cutoff Frequency is 13.7㎓.

  • PDF

A High Speed and Low Power SOI Inverter using Active Body-Bias (활성 바디 바이어스를 이용한 고속, 저전력 SOI 인버터)

  • 길준호;제민규;이경미;이종호;신형철
    • Journal of the Korean Institute of Telematics and Electronics D
    • /
    • v.35D no.12
    • /
    • pp.41-47
    • /
    • 1998
  • We propose a new high speed and low power SOI inverter with dynamic threshold voltage that can operate with efficient body-bias control and free supply voltage. The performance of the proposed circuit is evaluated by both the BSIM3SOI circuit simulator and the ATLAS device simulator, and then compared with other reported SOI circuits. The proposed circuit is shown to have excellent characteristics. At the supply voltage of 1.5V, the proposed circuit operates 27% faster than the conventional SOI circuit with the same power dissipation.

  • PDF

Lateral Structure Transistor by Silicon Direct Bonding Technology (실리콘 직접접합 기술을 이용한 횡방향 구조 트랜지스터)

  • 이정환;서희돈
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2000.07a
    • /
    • pp.759-762
    • /
    • 2000
  • Present transistors which have vertical structure show increased parasitic capacitance characteristics in accordance with the increase of non-active base area and collector area, consequently have disadvantage for high speed switching performance. In this paper, a horizontal structure transistor which has minimized parasitic capacitance in virtue of SDB(Silicon Direct Bonding) wafer and oxide sidewall isolation utilizing silicon trench technology is presented. Its structural characteristics were designed by ATHENA(SUPREM4), the process simulator from SILVACO International, and its performance was proven by ATLAS, the device simulator from SILVACO International. The performance of the proposed horizontal structure transistor was certified through the VCE-lC characteristics curve, $h_{FE}$ -IC characteristics, and GP-plot.

  • PDF

A Subthreshold Swing Model for Symmetric Double-Gate (DG) MOSFETs with Vertical Gaussian Doping

  • Tiwari, Pramod Kumar;Jit, S.
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.10 no.2
    • /
    • pp.107-117
    • /
    • 2010
  • An analytical subthreshold swing model is presented for symmetric double-gate (DG) MOSFETs with Gaussian doping profile in vertical direction. The model is based on the effective conduction path effect (ECPE) concept of uniformly doped symmetric DG MOSFETs. The effect of channel doping on the subthreshold swing characteristics for non-uniformly doped device has been investigated. The model also includes the effect of various device parameters on the subthreshold swing characteristics of DG MOSFETs. The proposed model has been validated by comparing the analytical results with numerical simulation data obtained by using the commercially available $ATLAS^{TM}$ device simulator. The model is believed to provide a better physical insight and understanding of DG MOSFET devices operating in the subthreshold regime.

Simulation Study on Effect of Ge Profile Shape on SiGe HBT Characteristics (Ge profile 변화에 의한 SiGe HBT 소자 특성 시뮬레이션)

  • 김성훈;이미영;김경해;염병렬;황만규;이흥주;이준신
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2000.07a
    • /
    • pp.55-58
    • /
    • 2000
  • SiGe heterojuction bipolar transistors (HBT) have been studied and applied for advanced high speed integrated circuits. Device characteristics of SiGe HBT depending on the Ge profile of the transistor base region have been analysed using a device simulator, ATLAS/BLAZE. The models and parameters have been calibrated to the measured characteristics of the device, having a trapeziodal base profile, including the cut-off frequency of 45GHz and the dc current gain of 200. The Ge concentration which increases linearly, exponentially, or root-functionally from the emitter-base junction to the base-collector junction, has been tried to find out the influence on the device characteristics. The cut-off frequency and gain rather strongly depends on the exponential and root-functional Ge base profiles, respectively.

  • PDF

Breakdown Characteristics of FLR(Field Limiting Ring) with Buried Ring (Buried ring이 있는 FLR(Field Limiting Ring) 구조의 항복특성)

  • Yun, Sang-Bok;Choi, Yearn-Ik
    • Proceedings of the KIEE Conference
    • /
    • 1999.07d
    • /
    • pp.1686-1688
    • /
    • 1999
  • The FLR(Field Limiting Ring) structure with a buried ring is proposed to improve breakdown voltage. The breakdown characteristics of proposed structure is verified by two-dimensional device simulator. ATLAS. It has shown that the breakdown voltage of the proposed structure is increased by 11 % compared with that of the FLR.

  • PDF

Variations of the hole injection efficiency with IGBT's collector structure (IGBT의 콜렉터 구조에 따른 홀 주입효율의 변화)

  • Choi, Byung-Sung;Chung, Sang-Koo
    • Proceedings of the KIEE Conference
    • /
    • 1999.07d
    • /
    • pp.1956-1958
    • /
    • 1999
  • The analysis of hole injection efficiency at the p+/n-drift layer junction in non-punchthrough IGBT structure is presented. This analysis takes into account carrier concentration variations by conductivity modulation. Good agreement between this analysis and simulation is found over a wide range of carrier lifetime and current density. The proposed analytical model of the hole injection efficiency as a function of collector width, collector concentration has been verified by device simulator, ATLAS.

  • PDF

Study on DC Analysis of 4H-SiC Recessed-Gate MESFETs using modeling tools (4H-SiC Recessed-gate MESFET의 DC특성 모델링 연구)

  • Park, Seung-Wook;Kang, Soo-Chang;Park, Jae-Young;Shin, Moo-Whan
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2001.11b
    • /
    • pp.238-242
    • /
    • 2001
  • In this paper, the current-voltage characteristics of a 4H-SiC MESFET is simulated by using the Atlas Simulation tool. we are able to use the simulator to extract more information about the new material 4H-SiC, including the mobility, velocity-field Curve and the Schottky barrier height. We have enabled and used the new simulator to investigate breakdown Voltage and thus predict operation limitiations of 4H-SiC device. Modeling results indicate that the Breakdown Voltage is 197 V and Current is 100 mA

  • PDF

Breakdown and On-state characteristics of the Multi-RESURF SOI LDMOSFET (Epi층의 농도 및 두께 변화에 따른 Multi-RESURF SOI LDMOSFET의 특성분석)

  • Kim, Hyoung-Woo;Kim, Sang-Cheol;Seo, Kil-Su;Kim, Nam-Kyun;Kim, Eun-Dong
    • Proceedings of the KIEE Conference
    • /
    • 2002.07c
    • /
    • pp.1578-1580
    • /
    • 2002
  • The breakdown and on-state characteristics of the multi-RESURF SOI LDMOSFET is presented. P-/n-epi layer thickness and doping concentration is varied from $2{\mu}m{\sim}5{\mu}m$ and $1{\times}10^{15}/cm^3{\sim}9{\times}10^{15}/cm^3$ to obtain optimum breakdown voltage and on-resistance. The breakdown and on-state characteristics of the device is verified by two-dimensional process simulator ATHENA and device simulator ATLAS.

  • PDF

Study on DC Analysis of 4H-SiC Recessed-Gate MESFETs using modeling tooths (4H-SiC Recessed-gate MESFET의 DC특성 모델링 연구)

  • 박승욱;강수창;박재영;신무환
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2001.11a
    • /
    • pp.238-242
    • /
    • 2001
  • In this paper, the current-voltage characteristics of a 4H-SiC MESFET is simulated by using the Atlas Simulation tool. we are able to use the simulator to extract more information about the new material 4H-SiC, including the mobility, velocity-field Curve and the Schottky barrier height. We have enabled and used the new simulator to investigate breakdown Voltage and thus predict operation limitations of 4H-SiC device. Modeling results indicate that the Breakdown Voltage is 197 V and Current is 100 mA

  • PDF