• Title/Summary/Keyword: 게이트 커패시턴스

Search Result 34, Processing Time 0.024 seconds

The Extraction Method of LDD NMOSFET's Metallurgical Gate Channel Length (LDD NMOSFET의 Metallurgical 게이트 채널길이 추출 방법)

  • Jo, Myung-Suk
    • Journal of IKEEE
    • /
    • v.3 no.1 s.4
    • /
    • pp.118-125
    • /
    • 1999
  • A capacitance method to extract the metallurgical channel length of LDD MOSFET's, which is defined by the length between the metallurgical junction of substrate and source/drain under the gate, is presented. The gate capacitances of the finger type and plate type LDD MOSFET gate test patterns with same total gate area are measured. The gate bias of each pattern is changed, and the capacitances are measured with source, drain, and substrate bias grounded. The differences between two test pattern's capacitance data are plotted. The metallurgical channel length is extracted from the peak data at a maximum point using a simple formula. The numerical simulation using two-dimensional device simulator is performed to verify the proposed method.

  • PDF

C-V Characteristics in Nanometer Scale MuGFETs with Considering Quantum Effects (양자 현상을 고려한 나노미터 스케일 MUGFETS의 C-V 특성)

  • Yun, Se-Re-Na;Yu, Chong-Gun;Park, Jong-Tae
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.45 no.11
    • /
    • pp.1-7
    • /
    • 2008
  • In this work, a two dimensional, self-consistent Poisson-$Schr{\ddot{o}}dinger$ solver has been implemented to study C-V characteristics in nanometer scale MuGFETs with considering quantum effects. The quantum-mechanical effects on gate-channel capacitance for different device dimension and gate configurations of nanometer scale MuGFETs have been analyzed. It has been found that 4he gate-channel capacitance per unit gate area is increased as the device dimension decreases. For different gate configurations, the gate-channel capacitance is decreased with increase of effective gate number. Those resu1ts have been explained by the distribution profile of electron concentration in the silicon surface and inversion capacitance. The length of inversion-layer centroid has been calculated from inversion capacitance with device dimension and gate configurations.

A Fault Operation of the IPM Due to the Effect of Miller Capacitance and its Solution (밀러 커패시턴스의 영양에 의한 IPM의 오동작과 대책)

  • 조수억;강필순;김철우
    • Journal of the Korean Institute of Illuminating and Electrical Installation Engineers
    • /
    • v.17 no.6
    • /
    • pp.83-88
    • /
    • 2003
  • This paper analyses a fault operation due to the effect of miller capacitance, which severely influences the performance of the IPMs based on computer-aided simulations, and also it presents a good solution to solve that problem. A miller capacitance existed between gate and collect is very closely related to the stray capacitance formed between gate and emitter, and the value of gate resistor. These relationships are proved by the computer-aided simulation. Based on the PSpice simulation results, a customized IPM employing an auxiliary circuit is presented to minimize a fault operation. And it is compared to the standard IPM by the experimental waveform. As a result, it is verified that a customized IPM has a voltage margin to prevent a fault operation approx. 3 [V].

An Analysis Technique for Interconnect Circuits with Multiple Driving Gates in Deep Submicron CMOS ASICs (Deep Submicron CMOS ASIC에서 다중 구동 게이트를 갖는 배선회로 해석 기법)

  • Cho, Kyeong-Soon;Byun, Young-Ki
    • Journal of the Korean Institute of Telematics and Electronics C
    • /
    • v.36C no.12
    • /
    • pp.59-68
    • /
    • 1999
  • The timing characteristics of an ASIC are analyzed based on the propagation delays of each gate and interconnect wire. The gate delay can be modeled using the two-dimensional delay table whose index variables are the input transition time and the output load capacitance. The AWE technique can be adopted as an algorithm to compute the interconnect delay. Since these delays are affected by the interaction to the two-dimensional delay table and the AWE technique. A method to model this effect has been proposed through the effective capacitance and the gate driver model under the assumption of single driving gate. This paper presents a new technique to handle the multiple CMOS gates driving interconnect wire by extending previous approach. This technique has been implemented in C language and applied to several interconnect circuits driven by multiple CMOS gates. In most cases, we found a few tens of speed-up and only a few percents of errors in computing both of gate and interconnect delays, compared to SPICE.

  • PDF

Coil Design of A Wireless Power Supply of SiC MOSFET Gate-Drivers (SiC MOSFET 게이트 드라이버용 초소형 무선전력 전원 공급 장치의 코일 설계)

  • Roh, Junghyeon;Lee, Jaehong;Kim, Sungmin;Lee, Seung-Hwan
    • Proceedings of the KIPE Conference
    • /
    • 2020.08a
    • /
    • pp.271-273
    • /
    • 2020
  • SiC 기반의 전력용 반도체 소자들은 스위칭 속도가 빠르고 높은 차단 전압을 가져 dv/dt가 크다. 중전압 이상에서 게이트 드라이버에 절연된 전원 공급을 하기 위해 소형 변압기가 사용된다. 하지만 변압기의 1, 2 차 권선 사이에 수십 pF 이상의 기생 커패시턴스가 존재하며, 높은 전압을 고속으로 스위칭 하게 될 경우 기생 커패시턴스를 통해 제어부로 공통 모드 전류가 흘러 오작동을 야기할 수 있다. 본 연구에서는 변압기를 대체하여 무선전력전송 코일을 이용한 게이트 드라이버용 절연된 전원공급 장치를 제안한다. 무선전력전송 코일 사이의 거리를 수 mm 이상 이격시켜 코일 사이의 기생 커패시턴스를 1 pF 이하로 줄이고 높은 절연 특성을 가질 수 있다. 무선전력 전송의 공진 토폴로지는 직렬-병렬을 선택했고, 2 MHz에서 높은 효율을 갖도록 I-core 코일을 2.2cm × 1.5cm × 1.7cm으로 제작해 검증했다.

  • PDF

Extraction of Extrinsic Circuit Parameters of HEMT by Minimizing Residual Errors (잔차 오차 최소에 의한 HEMT의 외인성 파라미터 추출)

  • Jeon, Man-Young
    • The Journal of the Korea institute of electronic communication sciences
    • /
    • v.9 no.8
    • /
    • pp.853-859
    • /
    • 2014
  • This study presents a technique for extracting all the extrinsic parameters of HEMTs by minimizing the residual errors between a pinch-off cold-FET's gate and drain pad de-embedded Z-parameters and its modeled Z-parameters calculated by the cold-FET's remaining parameters. The presented technique allows us to successfully extract the remaining extrinsic parameter values as well as the gate and drain pad capacitance value without the additional fabrications of the gate and drain dummy pad.

Estimation Method of Short Circuit Current in CMOS Circuits (CMOS 회로의 단락 전류 예측 기법)

  • Baek, Jong-Heum;Jeong, Seung-Ho;Kim, Seok-Yun
    • Journal of KIISE:Computer Systems and Theory
    • /
    • v.27 no.11
    • /
    • pp.932-939
    • /
    • 2000
  • 본 논문은 정적 CMOS 회로의 단락 전류로 인한 전력소모와 게이트의 전달 지연시간을 구하기 위한 간단한 방법을 제시한다. 단락전류식은 게이트와 드레인 사이에 존재하는 커플링 커패시턴스의 영사한 후 모형화한 전류 수식을 기반으로 CMOS 회로의 지연 시간을 예측하기 위한 거시모형과 수식들을 제안하였다. 제안된 방법은 시뮬레이션을 통하여 현재의 기술 동향 특성인 신호 천이시간과 부하 커패시턴스가 감소하는 경우에 대해 이전의 연구보다 더욱 정확하고 신속히 예측할 수 있음을 보였다. 또한 제안된 거시 모형은 전류식이 변할지라도 전력소모와 타이밍 수준에서의 지연시간을 계산하는데 쉽게 적용이 가능하다.

  • PDF

Investigation of GaN Negative Capacitance Field-Effect Transistor Using P(VDF-TrFE) Organic/Ferroelectric Material (P(VDF-TrFE) 유기물 강유전체를 활용한 질화갈륨 네거티브 커패시턴스 전계효과 트랜지스터)

  • Han, Sang-Woo;Cha, Ho-Young
    • Journal of IKEEE
    • /
    • v.22 no.1
    • /
    • pp.209-212
    • /
    • 2018
  • In this work, we developed P(VDF-TrFE) organic/ferroelectric material based metal-ferroelectric-metal (MFM) capacitors in order to improve the switching characteristics of gallium nitride (GaN) heterojunction field-effect transistors (HFET). The 27 nm-thick P(VDF-TrFE) MFM capacitors exhibited about 60 ~ 96 pF capacitance with a polarization density of $6{\mu}C/cm^2$ at 4 MV/cm. When the MFM capacitor was connected in series with the gate electrode of GaN HFET, the subthreshold slope decreased from 104 to 82 mV/dec.

A Fast-Switching Current-Pulse Driver for LED Backlight (LED 백라이트를 위한 고속 스위칭 전류-펄스 드라이버)

  • Yang, Byung-Do;Lee, Yong-Kyu
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.46 no.7
    • /
    • pp.39-46
    • /
    • 2009
  • A fast-switching current-pulse driver for light emitting diode (LED) backlight is proposed. It uses a regulated drain current mirror (RD-CM) [1] and a high-voltage NMOS transistor (HV-NMOS). It achieves the fast-response current-pulse switching by using a dynamic gain-boosting amplifier (DGB-AMP). The DGB-AMP does not discharge the large HV-NMOS gate capacitance of the RD-CM when the output current switch turns off. Therefore, it does not need to charge the HV-NMOS gate capacitance when the switch turns on. The proposed current-pulse driver achieves the fast current switching by removing the repetitive gate discharging and charging. Simulation results were verified with measurements performed on a fabricated chip using a 5V/40V 0.5um BCD process. It reduces the switching delay to 360ns from 700ns of the conventional current-pulse driver.

The study of RF gain reduction due to air-bridge for CPW PHEMT's (CPW PHEMT의 에어브리지에 의한 이득 감소 현상에 대한 연구)

  • 임병옥;강태신;이복형;이문교;이진구
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.40 no.12
    • /
    • pp.10-16
    • /
    • 2003
  • To analyze the effects of the air-bridge parasitic capacitances on the performance of coplanar waveguide pseudomorphic high electron mobility transistors (CPW PHEMTs), the gate-to-air-bridge ( $C_{ag}$ ) and the drain-to air-bridge ( $C_{ad}$ ) capacitances were taken into account plus the conventional pinched-off cold. FET circuit model. To examine the effects of the parasitic capacitances due to the air-bridges, a variety routing schemes for the air-bridge interconnection were adopted for fabricating the 0.1-${\mu}{\textrm}{m}$ $\Gamma$-gate length CPW HEMT's. According to air-bridge schemes, the $S_{21}$ gain is affected considerably. From the results of the fabricated CPW PHEMT, the $C_{ag}$ and $C_{ad}$ is one of the important factor of decreasing the gain of HEMTs.