• Title/Summary/Keyword: wafer fabrication

Search Result 601, Processing Time 0.032 seconds

Fabrication of a SOI Hall Device Using Si -wafer Dircet Bonding Technology (실리콘기판 직접접합기술을 이용한 SOI 흘 소자의 제작)

  • 정귀상
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 1994.11a
    • /
    • pp.86-89
    • /
    • 1994
  • This paper describes the fabrication and basic characteristics of a Si Hall device fabricated on a SOI(Si-on-insulator) structure. In which SOI structure was formed by SOB(Si-wafer direct bonding) technology and the insulator of the SOI structure was used as the dielectrical isolation layer of a Hall device. The Hall voltage and sensitivity of the implemented SDB SOI Hall devices showed good linearity with respectivity to the applied magnetic flux density and supple iud current. The product sensitivity of the SDB SOI Hall device was average 670 V/A$.$T and its value has been increased up to 3 times compared to that of bulk Si with buried layer of 10$\mu\textrm{m}$. Moreover, this device can be used at high-temperature, high-radiation and in corrosive environments.

Fabrication of a SOI hall sensor using Si-wafer direct bonding technology and its characteristics (실리콘기판 직접접합기술을 이용한 SOI 홀 센서의 제작과 그 특성)

  • 정귀상
    • Electrical & Electronic Materials
    • /
    • v.8 no.2
    • /
    • pp.165-170
    • /
    • 1995
  • This paper describes the fabrication and characteristics of a Si Hall sensor fabricated on a SOI (Si-on-insulator) structure. The SOI structure was formed by SDB(Si-wafer direct bonding) technology and the insulator of the SOI structure was used as the dielectrical isolation layer of a Hall sensor. The Hall voltage and sensitivity of the implemented SDB SOI Hall sensors showed good linearity with respect to the applied magnetic flux density and supplied current. The product sensitivity of the SDB SOI Hall sensor was average 600V/A.T and its value has been increased up to 3 times compared to that of bulk Si with buried layer of 10.mu.m. Moreover, this sensor can be used at high-temperature, high-radiation and in corrosive environments.

  • PDF

Fabrication of 8 inch Polyimide-type Electrostatic Chuck (폴리이미드형 8인치 정전기척의 제조)

  • 조남인;박순규;설용태
    • Journal of the Semiconductor & Display Technology
    • /
    • v.1 no.1
    • /
    • pp.9-13
    • /
    • 2002
  • A polyimide-type electrostatic chuck (ESC) was fabricated for the application of holding 8-inch silicon wafers in the oxide etching equipment. For the fabrication of the unipolar ESC, core technologies such as coating of polyimide films and anodizing treatment of aluminum surface were developed. The polyimide films were prepared on top of thin coated copper substrates for the good electrical contacts, and the helium gas cooling technique was used for the temperature uniformity of the silicon wafers. The ESC was essentially working with an unipolar operation, which was easier to fabricate and operate compared to a bipolar operation. The chucking force of the ESC has been measured to be about 580 gf when the applied voltage was 1.5 kV, which was considered to be enough force to hold wafers during the dry etching processing. The employment of the ESC in etcher system could make 8% enhancement of the wafer processing yield.

  • PDF

Fabrication of Pentacene Thin Film Transistors by using Organic Vapor Phase Deposition System (Organic Vapor Phase Deposition 방식을 이용한 펜타센 유기박막트랜지스터의 제작)

  • Jung Bo-Chul;Song Chung-Kun
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.19 no.6
    • /
    • pp.512-518
    • /
    • 2006
  • In this paper, we investigated the deposition of pentacene thin film on a large area substrate by Organic Vapor Phase Deposition(OVPD) and applied it to fabrication of Organic Thin Film Transistor(OTFT). We extracted the optimum deposition conditions such as evaporation temperature of $260^{\circ}C$, carrier gas flow rate of 10 sccm and chamber vacuum pressure of 0.1 torr. We fabricated 72 OTFTs on the 4 inch size Si Wafer, Which produced the average mobility of $0.1{\pm}0.021cm^2/V{\cdot}s$, average subthreshold slope of 1.04 dec/V, average threshold voltage of -6.55 V, and off-state current is $0.973pA/{\mu}m$. The overall performance of pentacene TFTs over 4 ' wafer exhibited the uniformity with the variation less than 20 %. This proves that OVPD is a suitable methode for the deposition of organic thin film over a large area substrate.

A Novel Chip Scale Package Structure for High-Speed systems (고속시스템을 위한 새로운 단일칩 패키지 구조)

  • 권기영;김진호;김성중;권오경
    • Proceedings of the International Microelectronics And Packaging Society Conference
    • /
    • 2001.11a
    • /
    • pp.119-123
    • /
    • 2001
  • In this paper, a new structure and fabrication method for the wafer level package(WLP) is presented. A packaged VLSI chip is encapsulated by a parylene(which is a low k material) layer as a dielectric layer and is molded by SUB photo-epoxy with dielectric constant of 3.0 at 100 MHz. The electrical parameters (R, L, C) of package traces are extracted by using the Maxwell 3-D simulator. Based on HSPICE simulation results, the proposed wafer level package can operate for frequencies up to 20GHz.

  • PDF

Fabrication and Characteristics of Schottky Diodes using the SDB(Silicon Direct Bonded) Wafer (SDB 웨이퍼를 사용한 쇼트키아이오드의 제작 및 특성)

  • 강병로;윤석남;최영호;최연익
    • Journal of the Korean Institute of Telematics and Electronics A
    • /
    • v.31A no.1
    • /
    • pp.71-76
    • /
    • 1994
  • Schottky diodes have been fabricated using the SDB wafer, and their characteristics have been investigated. For comparison, conventional planar and etched most structure were made on the same substrate. The ideality factor and barrier height of the fabricated devices are found to be 1.03 and 0.77eV, respectively. Breakdown volttge of the etched mesa Schottky diode has been increased to 180V. whereas it is 90V for the planar diode. Schottky diode with an etched mesa exhibits twice improvement in breaktown voltage.

  • PDF

Semiconductor Wafer Cleaning and PR Strip Processes using Ozone (오존을 이용한 반도체 웨이퍼 세정 및 PR 제거 공정)

  • 채상훈;정현채;문세호;손영수
    • Proceedings of the IEEK Conference
    • /
    • 2003.07b
    • /
    • pp.1089-1092
    • /
    • 2003
  • This paper has been studied on wafer cleaning and photoresist striping in semiconductor fabrication processes using ozone solved deionized water. In this work, we have developed high concentration ozone generating system and high contact ratio ozone solving system to get high efficiency DIO$_3$. Through this study, we obtained 11% ozone gas concentration, 99.5% of ozone efficiency and 51% of solubility in deionized water.

  • PDF

Wafer Fail Pattern Classification Simulation (웨이퍼 오류 패턴 인식 시뮬레이션)

  • 김상진;한영신;이칠기
    • Proceedings of the Korea Society for Simulation Conference
    • /
    • 2003.06a
    • /
    • pp.161-166
    • /
    • 2003
  • Semiconductor Manufacturing has emerged as one of the most Important world industries. Even with the highly automated and precisely monitored facilities used to process the complex manufacturing steps in a near particle free environment, processing variations in wafer fabrication still exist. The causes of these variations may arise from equipment malfunctions, delicate and difficult processing steps, or human mistakes. In this paper, we could specify the cause stage and the cause equipment and take countermeasures at a speed by the conventional method, without depending on the experience and skills of the engineer

  • PDF

Fabrication of Nb SQUID on an Ultra-sensitive Cantilever (Nb SQUID가 탑재된 초고감도 캔티레버 제작)

  • Kim, Yun-Won;Lee, Soon-Gul;Choi, Jae-Hyuk
    • Progress in Superconductivity
    • /
    • v.11 no.1
    • /
    • pp.36-41
    • /
    • 2009
  • Superconducting quantum phenomena are getting attention from the field of metrology area. Following its first successful application of Josephson effect to voltage standard, piconewton force standard was suggested as a candidate for the next application of superconducting quantum effects in metrology. It is predicted that a micron-sized superconducting Nb ring in a strong magnetic field gradient generates a quantized force of the order of sub-piconewtons. In this work, we studied the design and fabrication of Nb superconducting quantum interference device (SQUID) on an ultra-thin silicon cantilever. The Nb SQUID and electrodes were structured on a silicon-on-insulator (SOI) wafer by dc magnetron sputtering and lift-off lithography. Using the resulting SOI wafer, we fabricated V-shaped and parallel-beam cantilevers, each with a $30-{\mu}m$-wide paddle; the length, width, and thickness of each cantilever arm were typically $440{\mu}m,\;4.5{\mu}m$, and $0.34{\mu}m$, respectively. However, the cantilevers underwent bending, a technical difficulty commonly encountered during the fabrication of electrical circuits on ultra-soft mechanical substrates. In order to circumvent this difficulty, we controlled the Ar pressure during Nb sputtering to minimize the intrinsic stress in the Nb film and studied the effect of residual stress on the resultant device.

  • PDF