• 제목/요약/키워드: transient stress

검색결과 500건 처리시간 0.027초

SILC of Silicon Oxides

  • 강창수
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2003년도 하계학술대회 논문집 Vol.4 No.1
    • /
    • pp.428-431
    • /
    • 2003
  • In this paper, the stress induced leakage currents of thin silicon oxides is investigated in the ULSI implementation with nano structure transistors. The stress and transient currents associated with the on and off time of applied voltage were used to measure the distribution of high voltage stress induced traps in thin silicon oxide films. The stress and transient currents were due to the charging and discharging of traps generated by high stress voltage in the silicon oxides. The transient current was caused by the tunnel charging and discharging of the stress generated traps nearby two interfaces. The stress induced leakage current will affect data retention in electrically erasable programmable read only memories. The oxide current for the thickness dependence of stress current, transient current, and stress induced leakage currents has been measured in oxides with thicknesses between $113.4{\AA}$ and $814{\AA}$, which have the gate area 10-3cm2. The stress induced leakage currents will affect data retention and the stress current, transient current is used to estimate to fundamental limitations on oxide thicknesses.

  • PDF

Characteristics of Trap in the Thin Silicon Oxides with Nano Structure

  • Kang, C.S.
    • Transactions on Electrical and Electronic Materials
    • /
    • 제4권6호
    • /
    • pp.32-37
    • /
    • 2003
  • In this paper, the trap characteristics of thin silicon oxides is investigated in the ULSI implementation with nano structure transistors. The stress and transient currents associated with the on and off time of applied voltage were used to measure the distribution of high voltage stress induced traps in thin silicon oxide films. The stress and transient currents were due to the charging and discharging of traps generated by high stress voltage in the silicon oxides. The transient current was caused by the tunnel charging and discharging of the stress generated traps nearby two interfaces. The stress induced leakage current will affect data retention in electrically erasable programmable read only memories. The oxide current for the thickness dependence of stress current, transient current, and stress induced leakage currents has been measured in oxides with thicknesses between 113.4nm and 814nm, which have the gate area 10$\^$-3/ $\textrm{cm}^2$. The stress induced leakage currents will affect data retention, and the stress current and transient current is used to estimate to fundamental limitations on oxide thicknesses.

The Stress Dependence of Trap Density in Silicon Oxide

  • Kang, C. S.
    • 대한전자공학회논문지TE
    • /
    • 제37권2호
    • /
    • pp.17-24
    • /
    • 2000
  • In this paper, the stress and transient currents associated with the on and off time of applied voltage were used to measure the density and distribution of high voltage stress induced traps in thin silicon oxide films. The transient currents were due to the discharging of traps generated by high stress voltage in the silicon oxides. The trap distributions were relatively uniform new both cathode and anode interface. The trap densities were dependent on the stress polarity. The stress generated trap distributions were relatively uniform the order of 1011~1021[states/eV/cm2] after a stress voltage. It appear that the stress and transient current that flowed when the stress voltage were applied to the oxide was caused by carriers tunneling through the silicon oxide by the high voltage stress generated traps.

  • PDF

The Trap Characteristics of SILC in Silicon Oxide for SoC

  • Kang C. S.
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2004년도 ICEIC The International Conference on Electronics Informations and Communications
    • /
    • pp.209-212
    • /
    • 2004
  • In this paper, The stress induced leakage currents of thin silicon oxides is investigated in the nano scale structure implementation for Soc. The stress and transient currents associated with the on and off time of applied voltage were used to measure the distribution of high voltage stress induced traps in thin silicon oxide films. The stress and transient currents were due to the charging and discharging of traps generated by high stress voltage in the silicon oxides. The channel current for the thickness dependence of stress current, transient current, and stress induced leakage currents has been measured in oxides with thicknesses between $41\square\;and\;113.4\square,$ which have the channel width x length 10x1um, respectively. The stress induced leakage currents will affect data retention and the stress current, transient current is used to estimate to fundamental limitations on oxide thicknesses. The weight value of synapse transistor was caused by the bias conditions. Excitatory state and inhitory state according to weighted values affected the channel current. The stress induced leakage currents affected excitatory state and inhitory state.

  • PDF

주퇴충격하중을 받는 궤도차량 구조물의 천이응력해석 (Transient stress analysis of tracked vehicle structures under recoil impact load)

  • 이영신;김용환;김영완;김동수;성낙훈
    • 오토저널
    • /
    • 제15권3호
    • /
    • pp.111-119
    • /
    • 1993
  • In this study, the transient impact structural stress analysis of tracked vehicle structures under recoil impact load is investigated. ANSYS, ABAQUS Code are used for modelling and analytical procedures. The highest maximum Tresca stress occurs on race ring portion and its stress level is (.sigma.$_{T}$)$_{max}$ =20-40kgf/m $m^{2}$. The second highest stress occurs on upper plate of chassis and down plate of turret. The maximum stress level increases with loading direction and elevation angle. The results from liner static load analysis are very much different with impact analysis. Therefore, the practical solutions of structures under impact load can be obtained by only nonlinear transient impact analysis. The impact stress analysis of the steel vehicle structures is conducted. The maximum stress level is less than (.sigma.$_T/)$_{max}$m $m^{2}$. So, the design concept of steel structures can be adapted for new alternatives.s.s.s..s.

  • PDF

인공신경망을 이용한 탄산가스 아크용접의 잔류응력 예측 (Predicting Method of Rosidual Stress Using Artificial Neural Network In $CO_2$ Are Weldling)

  • 조용준;이세현;엄기원
    • 한국정밀공학회:학술대회논문집
    • /
    • 한국정밀공학회 1993년도 추계학술대회 논문집
    • /
    • pp.482-487
    • /
    • 1993
  • A prediction method for determining the welding residual stress by artificial neural network is proposed. A three-dimensional transient thermomechanical analysis has been performed for the CO $_{2}$ Arc Welding using the finite element method. The validity of the above results is demonstrated by experimental elastic stress relief method which is called Holl Drilling Method. The first part of numarical analysis performs a three-dimensional transient heat transfer anslysis, and the second part then uses results of the first part and performs a three-dimensional transient thermo-clasto-plastic analysis to compute transient and residual stresses in the weld. Data from the finite element method were used to train a backpropagation neural network to predict residual stress. Architecturally, the finite element method were used to train a backpropagation voltage and the current, a hidden layer to accommodate failure mechanism mapping, and an output layer for residual stress. The trained network was then applied to the prediction of residual stress in the four specimens. The results of predicted residual stress have been very encouraging.

  • PDF

MEMS 설계를 위한 실리콘 산화막 특성 (The Characteristics of Silicon Oxides for Microelectromechanic System)

  • 강창수
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2010년도 하계학술대회 논문집
    • /
    • pp.371-371
    • /
    • 2010
  • In this paper, the stress induced leakage currents of thin silicon oxides is investigated in the MEMS implementation with nano structure. The stress and transient currents associated with the on and off time of applied voltage were used to measure the distribution of high voltage stress induced traps in thin silicon oxide films. The oxide current for the thickness dependence of stress current, transient current, and stress induced leakage currents has been measured in oxides with thicknesses between $41{\AA}$, which have the gate area $10^{-3}cm^2$. The stress current, transient current is used to estimate to fundamental limitations on oxide thicknesses.

  • PDF

실리콘 산화막에서 스트레스 전류의 두께 의존성 (Thickness Dependence of Stress Currents in Silicon Oxide)

  • 강창수;이형옥;이성배;서광일
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 1997년도 추계학술대회 논문집
    • /
    • pp.102-105
    • /
    • 1997
  • The thickness dependence of stress voltage oxide currents has been measured in oxides with thicknesses between 10nm and 80nm. The oxide currents were shown to be composed of stress current and transient current. The stress current was caused by trap assited tunneling through the oxide. The transient current was caused by the tunneling charging and discharging of the trap in the interfaces. The stress current was used to estimate to the limitations on oxide thicknesses. The transient current was used to the data retention in memory devices.

  • PDF

The Study on the Trap Density in Thin Silicon Oxide Films

  • 강창수;김동진
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2000년도 춘계학술대회 논문집 전자세라믹스 센서 및 박막재료 반도체재료 일렉트렛트 및 응용기술
    • /
    • pp.43-46
    • /
    • 2000
  • In this paper, the stress and transient currents associated with the on and off time of applied voltage were used to measure the density and distribution of high voltage stress induced traps in thin silicon oxide films. The transient currents were due to the discharging of traps generated by high stress voltage in the silicon oxides. The trap distributions were relatively uniform near both cathode and anode interface. The trap densities were dependent on the stress polarity. The stress generated trap distributions were relatively uniform the order of $10^{11}\sim10^{21}$[states/eV/$cm^2$] after a stress. The trap densities at the oxide silicon interface after high stress voltages were in the $10^{10}\sim10^{13}$[states/eV/$cm^2$]. It appear that the stress and transient current that flowed when the stress voltage were applied to the oxide was caused by carriers tunneling through the silicon oxide by the high voltage stress generated traps.

  • PDF

나노 구조에서 실리콘 산화 절연막의 스트레스 유기 누설전류 (Stress Induced Leakage Currents in the Silicon Oxide Insulator with the Nano Structures)

  • 강창수
    • 대한전자공학회논문지TE
    • /
    • 제39권4호
    • /
    • pp.335-340
    • /
    • 2002
  • 본 논문에서 얇은 실리콘 산화막의 스트레스 유기 누설전류는 나노 구조를 갖는 트랜지스터의 ULSI 실현을 위하여 조사하였다. 인가전압의 온 오프 시간에 따른 스트레스전류와 전이전류는 실리콘 산화막에 고전압 스트레스 유기 트랩분포를 측정하기 위하여 사용하였다. 스트레스전류와 전이전류는 고스트레스 전압에 의해 발생된 트랩의 충방전과 양계면 가까이에 발생된 트랩의 터널링에 기인한다. 스트레스 유기 누설전류는 전기적으로 기록 및 소거를 실행하는 메모리 소자에서 데이터 유지 능력에 영향이 있음을 알았다. 스트레스전류, 전이전류 그리고 스트레스 유기 누설전류의 두께 의존성에 따른 산화막 전류는 게이트 면적이 10/sup -3/㎠인 113.4Å에서 814Å까지의 산화막 두께를 갖는 소자에서 측정하였다. 스트레스 유기 누설전류, 스트레스전류, 그리고 전이전류는 데이터 유지를 위한 산화막 두께의 한계에 대해 연구 조사하였다.