• Title/Summary/Keyword: thin film transistors

Search Result 870, Processing Time 0.033 seconds

Fabrication and Characteristics of Zinc Oxide- and Gallium doped Zinc Oxide thin film transistor using Radio Frequency Magnetron sputtering at Room Temperature (Zinc Oxide와 갈륨이 도핑 된 Zinc Oxide를 이용하여 Radio Frequency Magnetron Sputtering 방법에 의해 상온에서 제작된 박막 트랜지스터의 특성 평가)

  • Jeon, Hoon-Ha;Verma, Ved Prakash;Noh, Kyoung-Seok;Kim, Do-Hyun;Choi, Won-Bong;Jeon, Min-Hyon
    • Journal of the Korean Vacuum Society
    • /
    • v.16 no.5
    • /
    • pp.359-365
    • /
    • 2007
  • In this paper we present a bottom-gate type of zinc oxide (ZnO) and Gallium (Ga) doped zinc oxide (GZO) based thin film transistors (TFTs) through applying a radio frequency (RF) magnetron sputtering method at room temperature. The gate leakage current can be reduced up to several ph by applying $SiO_2$ thermally grown instead of using new gate oxide materials. The root mean square (RMS) values of the ZnO and GZO film surface were measured as 1.07 nm and 1.65 nm, respectively. Also, the transmittances of the ZnO and GZO film were more than 80% and 75%, respectively, and they were changed as their film thickness. The ZnO and GZO film had a wurtzite structure that was arranged well as a (002) orientation. The ZnO TFT had a threshold voltage of 2.5 V, a field effect mobility of $0.027\;cm^2/(V{\cdot}s)$, a on/off ratio of $10^4$, a gate voltage swing of 17 V/decade and it operated in a enhancement mode. In case of the GZO TFT, it operated in a depletion mode with a threshold voltage of -3.4 V, a field effect mobility of $0.023\;cm^2/(V{\cdot}s)$, a on/off ratio of $2{\times}10^4$ and a gate voltage swing of 3.3 V/decade. We successfully demonstrated that the TFTs with the enhancement and depletion mode type can be fabricated by using pure ZnO and 1wt% Ga-doped ZnO.

An Analysis of Light-Induced Degradation of PECVD a-Si Films Using $SiF_4$ ($SiF_4$를 이용하여 증착한 PECVD 박막의 빛에 의한 열화도 특성 분석)

  • Jang, K.H.;Choi, H.S.;Han, M.K.
    • Proceedings of the KIEE Conference
    • /
    • 1995.07c
    • /
    • pp.1019-1021
    • /
    • 1995
  • Light induced degradation of hydrogenated amorphous silicon(a-Si:H) are related to the number of weak dangling bonds which are thought to be responsible for the Staebler-Wronski effects, and caused the many photoelectric problems in applications of thin film transistors and solar cell, etc. In this paper, we deposited fluorinated amorphous silicon films(a-Si:H;F) with $SiH_4$ and $SiF_4$ gas mixture and investigated the effects of fluorine atoms on the evoluations of the crystallinity and improvements of light instability. We have found that micro-crystallinity produced in a-SI:H;F films and marked maximum value of 22% at the flow rate of $SiH_4:SiF_4$=2:10 sccm by UV spectrophotometer measurement, while n-Si:H film deposited with only $SiH_4$ gas showed no crystallinity. Light-induced degradation property of a-Si:H;F films is also improved which is mainly due to the etching effects of fluorine atoms on the weak Si-Si bonds and unstable hydrogen bonds. It is considered that involving fluorine atoms in a-Si:H films may contribute to the suppression of light-induced degradation and evolution of micro-crystallinity.

  • PDF

50nm thick as-deposited poly silicon as an active layer of TFT for driving AM-OLEDs prepared at low temperature $(<200^{\circ}C)$ using Cat-CVD

  • Cho, Chul-Lae;Lee, Sung-Hyun;Lee, Chang-Hoon;Lee, Dea-Hyun;Lee, Sang-Yoon;Kwon, Jang-Yeon;Park, Kyung-Bae;Kim, Jong-Man;Jung, Ji-Sim;Hong, Wan-Shick
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2006.08a
    • /
    • pp.495-498
    • /
    • 2006
  • The influence of various process parameters for the as-deposited poly silicon was investigated. The polycrystalline silicon films were successfully deposited on glass substrates at a low-temperature $(<200^{\circ}C)$ using the catalytic chemical vapor deposition (Cat-CVD). We achieved a low hydrogen content $({\sim}0.9%)$ and a high deposition rate $({\sim}35{\AA}/sec)$. The film is applicable to thin film transistors on plastic substrates.

  • PDF

AEM on Growth Mechanism of Synthesized Graphene on Ni Catalyst

  • Park, Min-Ho;Lee, Jae-Uk;Bae, Ji-Hwan;Song, Gwan-U;Kim, Tae-Hun;Yang, Cheol-Ung
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2012.02a
    • /
    • pp.579-579
    • /
    • 2012
  • Graphene has recently been a subject of much interest as a potential platform for future nanodevices such as flexible thin-film transistors, touch panels, and solar cells. And chemical vapor deposition (CVD) and related surface segregation techniques are a potentially scalable approach to synthesizing graphite films on a variety of metal substrates. The structural properties of such films have been studied by a number of methods, including Raman scattering, x-ray photoelectron spectroscopy (XPS), atomic force microscopy (AFM), and transmission electron microscopy (TEM). An understanding of the structural quality and thickness of the graphite films is of paramount importance both in improving growth procedures and understanding the resulting films' electronic properties. In this study, we synthesized the few-layered grapheneunder optimized condition to figure out the growth mechanism seen in CVD-grown graphenee by using various electron microscope. Especially, we observed directly film thickness, quality, nucleation site, and uniformity of grpahene by using AEM. The details will be discussed in my presentation.

  • PDF

Study on the Electrical Properties of Amorphous HfInZnO TFTs Depending on Sputtering Power (비정질 하프늄인듐징크옥사이드 산화물 반도체의 공정 파워에 따른 트랜지스터의 전기적 특성 연구)

  • Yoo, Dong-Youn;Chong, Eu-Gene;Kim, Do-Hyung;Ju, Byeong-Kwon;Lee, Sang-Yeol
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.24 no.8
    • /
    • pp.674-677
    • /
    • 2011
  • The dependency of sputtering power on the electrical performances in amorphous HIZO-TFT (hafnium-indium-zinc-oxide thin film transistors) has been investigated. The HIZO channel layers were prepared by using radio frequency (RF) magnetron sputtering method with different sputtering power at room temperature. TOF-SIMS (time of flight secondary ion mass spectrometry) was performed to confirm doping of hafnium atom in IZO film. The field effect mobility (${\mu}FE$) increased and threshold voltage ($V_{th}$) shifted to negative direction with increasing sputtering power. This result can be attributed to the high energy particles knocking-out oxygen atoms. As a result, oxygen vacancies generated in HIZO channel layer with increasing sputtering power resulted in negative shift in Vth and increase in on-current.

Self-aligned Offset Gated Poly-Si TFTs by Employing a Photo Resistor Reflow Process (Photo Resistor Reflow 방법을 이용한 오프셋 마스크를 이용하지 않는 새로운 자기 정합 폴리 실리콘 박막 트랜지스터)

  • Park, Cheol-Min;Min, Byung-Hyuk;Han, Min-Koo
    • Proceedings of the KIEE Conference
    • /
    • 1995.07c
    • /
    • pp.1085-1087
    • /
    • 1995
  • A large leakage current may be one of the critical issues for poly-silicon thin film transistors(poly-Si TFTs) for LCD applications. In order to reduce the leakage current of poly-Si TFTs, several offset gated structures have been reported. However, those devices, where the offset length in the source region is not same as that in the drain region, exhibit the asymmetric electrical performances such as the threshold voltage shift and the variation of the subthreshold slope. The different offset length is caused by the additional mask step for the conventional offset structures. Also the self-aligned implantation may not be applicable due to the mis-alignment problem. In this paper, we propose a new fabrication method for poly-Si TFTs with a self-aligned offset gated structure by employing a photo resistor reflow process. Compared with the conventional poly-Si TFTs, the device is consist of two gate electrodes, of which one is the entitled main gate where the gate bias is employed and the other is the entitled subgate which is separate from both sides of the main gate. The poly-Si channel layer below the offset oxide is protected from the injected ion impurities for the source/drain implantation and acts as an offset region of the proposed device. The key feature of our new device is the offset lesion due to the offset oxide. Our experimental results show that the offset region, due to the photo resistor reflow process, has been successfully obtained in order to fabricate the offset gated poly-Si TFTs. The advantages of the proposed device are that the offset length in the source region is the same as that in the drain region because of the self-aligned implantation and the proposed device does not require any additional mask process step.

  • PDF

Electrical Characteristics of Ambipolar Thin Film Transistor Depending on Gate Insulators (게이트 절연특성에 의존하는 양방향성 박막 트랜지스터의 동작특성)

  • Oh, Teresa
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.18 no.5
    • /
    • pp.1149-1154
    • /
    • 2014
  • To observe the tunneling phenomenon of oxide semiconductor transistor, The Indium-gallum-zinc-oxide thin film transistors deposited on SiOC as a gate insulator was prepared. The interface characteristics between a dielectric and channel were changed in according to the properties of SiOC dielectric materials. The transfer characteristics of a drain-source current ($I_{DS}$) and gate-source voltage ($V_{GS}$) showed the ambipolar or unipolar features according to the Schottky or Ohmic contacts. The ambipolar transfer characteristics was obtained at a transistor with Schottky contact in a range of ${\pm}1V$ bias voltage. However, the unipolar transfer characteristics was shown in a transistor with Ohmic contact by the electron trapping conduction. Moreover, it was improved the on/off switching in a ambipolar transistor by the tunneling phenomenon.

Influence of carrier suppressors on electrical properties of solution-derived InZnO-based thin-film transistors

  • Sim, Jae-Jun;Park, Sang-Hui;Jo, Won-Ju
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2016.02a
    • /
    • pp.262-262
    • /
    • 2016
  • 최근 고해상도 디스플레이가 주목받으면서 기존 비정질 실리콘(a-Si)을 대체할 수 있는 재료에 관한 연구가 활발히 진행되고 있다. a-Si의 경우 간단한 공정 과정, 적은 생산비용, 대면적화가 가능하다는 장점이 있지만 전자 이동도가 매우 낮은 단점이 있다. 반면, 산화물 반도체는 비정질 상태에서 전자 이동도가 높으며 큰 밴드갭을 가지고 있어 투명한 특성을 나타낼 뿐만 아니라, 저온공정이 가능하여 기판의 제한이 없는 장점을 가지고 있다. 대표적으로 가장 널리 연구되고 있는 산화물 반도체는 a-IGZO(amorphous indium-gallium-zinc oxide)이다. 그러나 InZnO(IZO) 기반의 산화물 반도체에서 carrier suppressor 역할을 하는 Ga(gallium)은 수요에 대한 공급이 원활하지 못하여 비싸다는 단점이 있다. 그러므로 경제적이면서 a-IGZO와 유사한 전기적 특성을 나타낼 수 있는 suppressor 물질이 필요하다. 따라서 본 연구에서는 IZO 기반의 산화물 반도체에서 Ga을 Hf(hafnium), Zr(zirconium), Si(silicon)으로 대체하여 용액증착(solution-deposition) 공정으로 각각의 채널층을 형성한 back-gate type의 박막 트랜지스터(thin-film transistor, TFT) 소자를 제작하였다. 용액증착 공정은 물질의 비율을 자유롭게 조절할 수 있고, 대기압의 조건에서도 공정이 가능하기 때문에 짧은 공정시간과 저비용의 장점이 있다. 제작된 소자는 p-type Si 위에 게이트 절연막으로 100 nm의 열산화막이 성장된 기판을 사용하였다. 표준 RCA 클리닝 후에 각 solution 물질을 spin coating 방식으로 증착하였다. 이후, photolithography, develop, wet etching의 과정을 거쳐 채널층 패턴을 형성하였다. 또한, 산화물 반도체의 전기적 특성을 향상시키기 위해서 후속 열처리 과정(post deposition annealing, PDA)은 필수적이다. CTA 방식은 높은 열처리 온도와 긴 열처리 시간의 단점이 있다. 따라서, 본 연구에서는 $100^{\circ}C$ 이하의 낮은 온도와 짧은 열처리 시간의 장점을 가지는 MWI (microwave irradiation)를 후속 열처리로 진행하였다. 그 결과, 각 물질로 구현된 소자들은 기존 a-IGZO와 비교하여 적은 양의 carrier suppressor로도 우수한 전기적 특성 및 안정성을 얻을 수 있었다. 따라서, Si, Hf, Zr 기반의 산화물 반도체는 기존의 Ga을 대체하여 저비용으로 디스플레이를 구현할 수 있는 IZO 기반 재료로 기대된다.

  • PDF

One step facile synthesis of Au nanoparticle-cyclized polyacrylonitrile composite films and their use in organic nano-floating gate memory applications

  • Jang, Seok-Jae;Jo, Se-Bin;Jo, Hae-Na;Lee, Sang-A;Bae, Su-Gang;Lee, Sang-Hyeon;Hwang, Jun-Yeon;Jo, Han-Ik;Wang, Geon-Uk;Kim, Tae-Uk
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2016.02a
    • /
    • pp.307.2-307.2
    • /
    • 2016
  • In this study, we synthesized Au nanoparticles (AuNPs) in polyacrylonitrile (PAN) thin films using a simple annealing process in the solid phase. The synthetic conditions were systematically controlled and optimized by varying the concentration of the Au salt solution and the annealing temperature. X-ray photoelectron spectroscopy (XPS) confirmed their chemical state, and transmission electron microscopy (TEM) verified the successful synthesis, size, and density of AuNPs. Au nanoparticles were generated from the thermal decomposition of the Au salt and stabilized during the cyclization of the PAN matrix. For actual device applications, previous synthetic techniques have required the synthesis of AuNPs in a liquid phase and an additional process to form the thin film layer, such as spin-coating, dip-coating, Langmuir-Blodgett, or high vacuum deposition. In contrast, our one-step synthesis could produce gold nanoparticles from the Au salt contained in a solid matrix with an easy heat treatment. The PAN:AuNPs composite was used as the charge trap layer of an organic nano-floating gate memory (ONFGM). The memory devices exhibited a high on/off ratio (over $10^6$), large hysteresis windows (76.7 V), and a stable endurance performance (>3000 cycles), indicating that our stabilized PAN:AuNPs composite film is a potential charge trap medium for next generation organic nano-floating gate memory transistors.

  • PDF

High Mobility Thin-Film Transistors using amorphous IGZO-SnO2 Stacked Channel Layers

  • Lee, Gi-Yong;Jo, Won-Ju
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2016.02a
    • /
    • pp.258-258
    • /
    • 2016
  • 최근 디스플레이 산업의 발전에 따라 고성능 디스플레이가 요구되며, 디스플레이의 백플레인 (backplane) TFT (thin film transistor) 구동속도를 증가시키기 위한 연구가 활발히 진행되고 있다. 트랜지스터의 구동속도를 증가시키기 위해 높은 이동도는 중요한 요소 중 하나이다. 그러나, 기존 백플레인 TFT에 주로 사용된 amorphous silicon (a-Si)은 대면적화가 용이하며 가격이 저렴하지만, 이동도가 낮다는 (< $1cm2/V{\cdot}s$) 단점이 있다. 따라서 전기적 특성이 우수한 산화물 반도체가 기존의 a-Si의 대체 물질로써 각광받고 있다. 산화물 반도체는 비정질 상태임에도 불구하고 a-Si에 비해 이동도 (> $10cm2/V{\cdot}s$)가 높고, 가시광 영역에서 투명하며 저온에서 공정이 가능하다는 장점이 있다. 하지만, 차세대 디스플레이 백플레인에서는 더 높은 이동도 (> $30cm2/V{\cdot}s$)를 가지는 TFT가 요구된다. 따라서, 본 연구에서는 차세대 디스플레이에서 요구되는 높은 이동도를 갖는 TFT를 제작하기 위하여, amorphous In-Ga-Zn-O (a-IGZO) 채널하부에 화학적으로 안정하고 전도성이 뛰어난 SnO2 채널을 얇게 형성하여 TFT를 제작하였다. 표준 RCA 세정을 통하여 p-type Si 기판을 세정한 후, 열산화 공정을 거쳐서 두께 100 nm의 SiO2 게이트 절연막을 형성하였다. 본 연구에서 제안된 적층된 채널을 형성하기 위하여 5 nm 두계의 SnO2 층을 RF 스퍼터를 이용하여 증착하였으며, 순차적으로 a-IGZO 층을 65 nm의 두께로 증착하였다. 그 후, 소스/드레인 영역은 e-beam evaporator를 이용하여 Ti와 Al을 각각 5 nm와 120 nm의 두께로 증착하였다. 후속 열처리는 퍼니스로 N2 분위기에서 $600^{\circ}C$의 온도로 30 분 동안 실시하였다. 제작된 소자에 대하여 TFT의 전달 및 출력 특성을 비교한 결과, SnO2 층을 형성한 TFT에서 더 뛰어난 전달 및 출력 특성을 나타내었으며 이동도는 $8.7cm2/V{\cdot}s$에서 $70cm2/V{\cdot}s$로 크게 향상되는 것을 확인하였다. 결과적으로, 채널층 하부에 SnO2 층을 형성하는 방법은 추후 높은 이동도를 요구하는 디스플레이 백플레인 TFT 제작에 적용이 가능할 것으로 기대된다.

  • PDF