• Title/Summary/Keyword: thermal ALD

Search Result 80, Processing Time 0.04 seconds

Fabrication of $Al_2O_3$ nanotube with etching core material of one-dimensional ZnO/$Al_2O_3$ core/shell structure (1차원 ZnO/$Al_2O_3$ core/shell 구조에서 core 물질 식각방법에 의한 $Al_2O_3$ 나노튜브제작)

  • Hwang, Joo-Won;Min, Byung-Don;Lee, Jong-Su;Kim, Sang-Sig
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2003.07a
    • /
    • pp.37-40
    • /
    • 2003
  • Amorphous $Al_2O_3$ nanotubes have been fabricated by utilizing the ZnO nanowires as template with wet etching method. ZnO nanowires synthesized by thermal evaporation are conformally coated with $Al_2O_3$ by atomic-layer deposition(ALD) method. The $Al_2O_3$-coated ZnO nanowires are of core-shell structure; ZnO core nanowires and $Al_2O_3$ shells. When the $ZnO/Al_2O_3$ core-shell structure is dipped in $H_3PO_4$ solution at $25^{\circ}C$ for a 6 min, the core ZnO materials are completely etched, and only $Al_2O_3$ nanotubes are remained. This nanotube fabrication is technically easier than others, and simply approachable. Transmission electron microscopy shows that the $Al_2O_3$ nanotubes have various thicknesses that can be controlled.

  • PDF

Removal of Methylene Blue from Water Using Porous $TiO_2$/Silica Gel Prepared by Atomic Layer Deposition

  • Sim, Chae-Won;Seo, Hyun-Ook;Kim, Kwang-Dae;Kim, Young-Dok
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2011.08a
    • /
    • pp.160-160
    • /
    • 2011
  • In the present work, $TiO_2$ fiilms supported by porous silica gel with high surface area synthesized by atomic layer deposition(ALD). Porous structure of silica substrate could be maintained even after deposit large amount of $TiO_2$ (500 cycles of ALD process), suggesting the differential growth mode of $TiO_2$ on top surface and inside the pore. All the $TiO_2$-covered silica samples showed improved MB adsorption abilities, comparing to bare one. In addition, when silica surface was covered with $TiO_2$ films, MB adsorption capacity was almost fully recovered by re-annealing process (500$^{\circ}C$, for 1 hr, in ambient pressure), whereas MB adsorption capacity of bare silica was decreased after re-heaing process. FT-IR study demonstrated that $TiO_2$ film could prevent deposition of surface-bound intermediate species during thermal decomposition of adsorbed MB molecules. Photocatalytic activity of $TiO_2$/silica sample was also investigated.

  • PDF

Al2O3/SiO2/Si(100) interface properties using wet chemical oxidation for solar cell applications

  • Min, Kwan Hong;Shin, Kyoung Cheol;Kang, Min Gu;Lee, Jeong In;Kim, Donghwan;Song, Hee-eun
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2016.02a
    • /
    • pp.418.2-418.2
    • /
    • 2016
  • $Al_2O_3$ passivation layer has excellent passivation properties at p-type Si surface. This $Al_2O_3$ layer forms thin $SiO_2$ layer at the interface. There were some studies about inserting thermal oxidation process to replace naturally grown oxide during $Al_2O_3$ deposition. They showed improving passivation properties. However, thermal oxidation process has disadvantage of expensive equipment and difficult control of thin layer formation. Wet chemical oxidation has advantages of low cost and easy thin oxide formation. In this study, $Al_2O_3$/$SiO_2/Si(100)$ interface was formed by wet chemical oxidation and PA-ALD process. $SiO_2$ layer at Si wafer was formed by $HCl/H_2O_2$, $H_2SO_4/H_2O_2$ and $HNO_3$, respectively. 20nm $Al_2O_3$ layer on $SiO_2/Si$ was deposited by PA-ALD. This $Al_2O_3/SiO_2/Si(100)$ interface were characterized by capacitance-voltage characteristics and quasi-steady-state photoconductance decay method.

  • PDF

Development Status of Equipment for Mass Production of AMOLED Panels Using 'Super Grain Silicon' Technology

  • Hong, Jong-Won;Na, Heung-Yeol;Chang, Seok-Rak;Lee, Ki-Yong;Kim, Sang-Soo
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2009.10a
    • /
    • pp.1136-1139
    • /
    • 2009
  • Recently, various Ni doping systems and thermal annealing systems have been developed for fabrication of polycrystalline silicon film using SGS (super grain silicon) for medium and largesize AMOLED panels. In this study, we compare the potential of Ni doping systems including ALD (atomic layer deposition), AMD (atmospheric metal deposition), in-line sputter, and crystallization annealing systems including batch type furnace, inline furnace, and RTA (rapid thermal annealing) developed for the SGS method. Additional requirements for those systems to be used for mass production of large AMOLED TVs are suggested based on evaluation results for both poly-Si films and TFT backplanes.

  • PDF

Electrical characteristics of high-k stack layered tunnel barriers with Post-Rapid thermal Annealing (PRA) for nonvolatile memory application

  • Hwang, Yeong-Hyeon;Yu, Hui-Uk;Son, Jeong-U;Jo, Won-Ju
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2010.08a
    • /
    • pp.186-186
    • /
    • 2010
  • 소자의 축소화에 따라 floating gate 형의 flash 메모리 소자는 얇은 게이트 절연막 등의 이유로, 이웃 셀 간의 커플링 및 게이트 누설 전류와 같은 문제점을 지니고 있다. 이러한 문제점을 극복하기 위해 charge trap flash 메모리 (CTF) 소자가 연구되고 있지만, CTF 메모리 소자는 쓰기/지우기 속도와 데이터 보존 성능간의 trade-off 관계와 같은 문제점을 지니고 있다. 최근, 이를 극복하기 위한 방안으로, 다른 유전율을 갖는 유전체들을 적층시킨 터널 절연막을 이용한 Tunnel Barrier Engineered (TBE) 기술이 주목 받고 있다. 따라서, 본 논문에서는 TBE 기술을 적용한 MIS-capacitor를 높은 유전율을 가지는 Al2O3와 HfO2를 이용하여 제작하였다. 이를 위해 먼저 Si 기판 위에 Al2O3 /HfO2 /Al2O3 (AHA)를 Atomic Layer Deposition (ALD) 방법으로 약 2/1/3 nm의 두께를 가지도록 증착 하였고, Aluminum을 150 nm 증착 하여 게이트 전극으로 이용하였다. Capacitance-Voltage와 Current-Voltage 특성을 측정, 분석함으로써, AHA 구조를 가지는 터널 절연막의 전기적인 특성을 확인 하였다. 또한, high-k 물질을 이용한 터널 절연막을 급속 열처리 공정 (Rapid Thermal Annealing-RTA) 과 H2/N2분위기에서 후속열처리 공정 (Post-RTA)을 통하여 전기적인 특성을 개선 시켰다. 적층된 터널 절연막은 열처리를 통해 터널링 전류의 민감도의 향상과 함께 누설전류가 감소됨으로서 우수한 전기적인 특성이 나타남을 확인하였으며, 적층된 터널 절연막 구조와 적절한 열처리를 이용하여 빠른 쓰기/지우기 속도와 전기적인 특성이 향상된 비휘발성 메모리 소자를 기대할 수 있다.

  • PDF

Fabrication of Al2O3 SOI with direct bonding (직접 접합에 의한 Al2O3 SOI 구조 제작)

  • Kong, Dae-Young;Eun, Duk-Soo;Bae, Young-Ho;Lee, Jong-Hyun
    • Journal of Sensor Science and Technology
    • /
    • v.14 no.3
    • /
    • pp.206-210
    • /
    • 2005
  • The SOI structure with buried alumina was fabricated by ALD followed by bonding and etchback process. The interface of alumina and silicon was analyzed by CV measurements and cross section was investigated by SEM analysis. The density of interface state of alumina and silicon was 2.5E11/$cm^{2}$-eV after high temperature annealing for wafer bonding. It was confirmed that the surface silicon layer was completely isolated from substrate by cross section SEM and AES depth profile. The device on this alumina SOI structure would have better thermal properties than that on conventional SOI due to higher thermal conductivity of alumina than that of silicon dioxide.

Encapsulation of OLEDs Using Multi-Layers Consisting of Digital CVD $Si_3N_4$ and C:N Films

  • Seo, Jeong-Han;O, Jae-Eung;Seo, Sang-Jun
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2013.02a
    • /
    • pp.538-539
    • /
    • 2013
  • 여러 장점으로 인해 OLED는 디스플레이 및 조명 등 적용분야가 넓어지고 있지만, 수분 및 산소에 취약하여 그 수명이 제한되는 단점이 있다. 이를 해결하고자 현재까지는 glass cap을 이용한 encapsulation 기술이 적용되고 있지만, flexible 기판에 적용하지 못하는 문제가 있다. 이러한 문제를 해결하고자 여러 가지 thin film encapsulation 기술이 적용되고 있으나 보다 신뢰성이 높은 기술의 개발이 절실한 때이다. Encapsulation 무기 박막 물질로서 $Si_3N_4$ 박막은 PE-CVD (Plasma Enhanced Chemical Vapor Deposition) 등의 박막 증착법을 사용한 많은 연구가 진행되어, 저온에서의 좋은 품질의 박막 증착이 가능하지만, 100도 이하의 thermal budget을 갖는 OLED Encapsulation에 사용하기에는 충분하지 않았다. CVD 박막의 특성을 더욱 개선하기 위해 최근 ALD (Atomic Layer Deposition) 방법을 통한 $Al_2O_3$ film 증착 방법이 연구되고 있지만, 낮은 증착 속도로 인해 양산에 걸림돌이 되고 있다. 본 연구에서는 또 다른 해결책으로서 Digital CVD 방법을 이용한 양질의 $Si_3N_4$ 박막의 증착을 연구하였다. 이것은 ALD 증착법과 유사하며, 1st step에서 PECVD 방법으로 4~5 ${\AA}$의 얇은 silicon 박막을 증착하고, 2nd step에서 nitrogen plasma를 이용하여 질화 반응을 진행하고, 이러한 cycle을 원하는 두께가 될 때까지 반복적으로 진행된다. 이 때 1 cycle 당 증착속도는 7 ${\AA}$/cycle 정도였다. 최적의 증착 방법과 조건으로 기존의 CVD $Si_3N_4$ 박막 대비 1/5 이하로 pinhole을 최소화 할 수는 있지만 완벽하게 제거하기는 힘든 문제가 있고, 이를 해결하기 위한 개선을 위한 접근 방법이 필요하다고 판단하였다. 본 연구에서는 무기물 박막인 carbon nitride를 이용한 SiN/C:N multilayer 증착 연구를 진행하였다. Fig. 1은 CVD 조건으로 증착된 두께 750 nm SiN film에서 여러 층의 C:N film layer를 삽입했을 때, 38 시간의 85%/$85^{\circ}C$ 가속실험에 따라 OLED의 발광 사진이다. 그림에서 볼 수 있듯이 C:N 층을 삽입하고 또한 그 박막의 수가 증가함에 따라서 OLED에 대한 encapsulation 특성이 크게 개선됨을 확인할 수 있다.

  • PDF

Investigation of TaNx diffusion barrier properties using Plasma-Enhanced ALD for copper interconnection

  • Han, Dong-Seok;Mun, Dae-Yong;Gwon, Tae-Seok;Kim, Ung-Seon;Hwang, Chang-Muk;Park, Jong-Wan
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2010.08a
    • /
    • pp.178-178
    • /
    • 2010
  • With the scaling down of ULSI(Ultra Large Scale Integration) circuit of CMOS(Complementary Metal Oxide Semiconductor)based electronic devices, the electronic devices become more faster and smaller size that are promising field of semiconductor market. However, very narrow line width has some disadvantages. For example, because of narrow line width, deposition of conformal and thin barrier is difficult. Besides, proportion of barrier width is large, thus resistance is high. Conventional PVD(Physical Vapor Deposition) thin films are not able to gain a good quality and conformal layer. Hence, in order to get over these side effects, deposition of thin layer used of ALD(Atomic Layer Deposition) is important factor. Furthermore, it is essential that copper atomic diffusion into dielectric layer such as silicon oxide and hafnium oxide. If copper line is not surrounded by diffusion barrier, it cause the leakage current and devices degradation. There are some possible methods for improving the these secondary effects. In this study, TaNx, is used of Tertiarybutylimido tris (ethylamethlamino) tantalum (TBITEMAT), was deposited on the 24nm sized trench silicon oxide/silicon bi-layer substrate with good step coverage and high quality film using plasma enhanced atomic layer deposition (PEALD). And then copper was deposited on TaNx barrier using same deposition method. The thickness of TaNx was 4~5 nm. TaNx film was deposited the condition of under $300^{\circ}C$ and copper deposition temperature was under $120^{\circ}C$, and feeding time of TaNx and copper were 5 seconds and 5 seconds, relatively. Purge time of TaNx and copper films were 10 seconds and 6 seconds, relatively. XRD, TEM, AFM, I-V measurement(for testing leakage current and stability) were used to analyze this work. With this work, thin barrier layer(4~5nm) with deposited PEALD has good step coverage and good thermal stability. So the barrier properties of PEALD TaNx film are desirable for copper interconnection.

  • PDF

Low Temperature Preparation of Hafnium Oxide Thin Film for OTFT by Atomic Layer Deposition

  • Choi, Woon-Seop
    • Transactions on Electrical and Electronic Materials
    • /
    • v.9 no.6
    • /
    • pp.247-250
    • /
    • 2008
  • Hafnium dioxide ($HfO_2$) thin film as a gate dielectric for organic thin film transistors is prepared by plasma enhanced atomic layer deposition (PEALD). Mostly crystalline of $HfO_2$ film can be obtained with oxygen plasma and with water at relatively low temperature of $200^{\circ}C$. $HfO_2$ was deposited as a uniform rate of $1.2\;A^{\circ}$/cycle. The pentacene TFT was prepared by thermal evaporation method with hafnium dioxide as a gate dielectric. The electrical properties of the OTFT were characterized.

Hafnium Oxide Nano-Film Deposited on Poly-Si by Atomic Layer Deposition

  • Wei, Hung-Wen;Ting, Hung-Che;Chang, Chung-Shu
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2005.07a
    • /
    • pp.496-498
    • /
    • 2005
  • We reported that high dielectric hafnium oxide nano-film deposited by thermal atomic layer deposition on the poly-silicon film (poly-Si). The poly -Si film was produced by plasma enhanced chemical vapor deposition and excimer laser annealing. We used the hafniu m chloride ($HfCl_4$) and water as the precursors and analyzed the hafnium oxide film by transmission electron microscope and secondary ion mass spectrometer. Hafnium oxide produced by the ALD method showed very good coverage on the rough surface of poly-Si film. While deposited with 200 cycles, these hafnium oxide films revealed a relatively smooth surface and good uniformity, but the cumulative roughness produced by the incomplete reaction was apparent when the amount of deposition cycle increased to 600 cycles.

  • PDF