• Title/Summary/Keyword: spice model

Search Result 202, Processing Time 0.03 seconds

The Process Reference Model for the Data Quality Management Process Assessment (데이터 품질관리 프로세스 평가를 위한 프로세스 참조모델)

  • Kim, Sunho;Lee, Changsoo
    • The Journal of Society for e-Business Studies
    • /
    • v.18 no.4
    • /
    • pp.83-105
    • /
    • 2013
  • There are two ways to assess data quality : measurement of data itself and assessment of data quality management process. Recently maturity assessment of data quality management process is used to ensure and certify the data quality level of an organization. Following this trend, the paper presents the process reference model which is needed to assess data quality management process maturity. First, the overview of assessment model for data quality management process maturity is presented. Second, the process reference model that can be used to assess process maturity is proposed. The structure of process reference model and its detail processes are developed based on the process derivation approach, basic principles of data quality management and the basic concept of process reference model in SPICE. Furthermore, characteristics of the proposed model are described compared with ISO 8000-150 processes.

Primitive IPs Design Based on a Memristor-CMOS Circuit Technology (멤리스터-CMOS 회로구조 기반의 프리미티브 IP 설계)

  • Han, Ca-Ram;Lee, Sang-Jin;Eshraghian, Kamran;Cho, Kyoungrok
    • Journal of the Institute of Electronics and Information Engineers
    • /
    • v.50 no.4
    • /
    • pp.65-72
    • /
    • 2013
  • This paper presents design methodology for Memristor-CMOS circuits and its application to primitive IPs design. We proposed a Memristor model and designed basic elements, Memristor AND/OR gates. The primitive IPs based on a Memristor-CMOS technology is proposed for a Memristive system design. The netlists of IPs are extracted from the layouts of Memristor-CMOS and is verified with SPICE-like Memristor model under $0.18{\mu}m$ CMOS technology. As a result, an example design Memristor-CMOS full adder has only 47.6 % of silicon area compare to the CMOS full-adder.

Detection of Gamma-irradiated Red and Black Pepper Powders in a Model Meat Product by Photostimulated Luminescence

  • Shin, Mee-Hye;Yoon, Yo-Han;Sharma, Arun Kumar;Lee, Ju-Woon
    • Food Science of Animal Resources
    • /
    • v.30 no.2
    • /
    • pp.232-235
    • /
    • 2010
  • This study examined the photostimulated luminescence (PSL) detection method suggested by the Korean Food and Drug Administration to assess whether the method can be used to identify irradiated spices in restructured pork patties, which served as a model system for processed meat products. Red and black pepper powders were irradiated at 0, 5.0, 7.5, and 10 kGy, and pork patties were formulated with the spice at irradiated pepper concentrations of 0.1% and 0.5%. PSL was then used to estimate amounts of light derived from the spice itself and pork patties. The results of PSL analysis showed that red and black pepper powders were determined as positive and presumptive positive, respectively, when irradiated at more than 7.5 kGy. However, when used in pork patties, all samples were negative for irradiation. Thus, PSL may not be useful in detecting irradiated ingredients used in processed meat products.

Impact of Gamma Irradiation Effects on IGBT and Design Parameter Considerations

  • Lho, Young-Hwan
    • ETRI Journal
    • /
    • v.31 no.5
    • /
    • pp.604-606
    • /
    • 2009
  • The primary dose effects on an insulated gate bipolar transistor (IGBT) irradiated with a $^{60}Co$ gamma-ray source are found in both of the components of the threshold shifting due to oxide charge trapping in the MOS and the reduction of current gain in the bipolar transistor. In this letter, the IGBT macro-model incorporating irradiation is implemented, and the electrical characteristics are analyzed by SPICE simulation and experiments. In addition, the collector current characteristics as a function of gate emitter voltage, VGE, are compared with the model considering the radiation damage of different doses under positive biases.

CMOS Current Sum/Subtract Circuit

  • Parnklang, Jirawath;Manasaprom, Ampual
    • 제어로봇시스템학회:학술대회논문집
    • /
    • 2001.10a
    • /
    • pp.108.6-108
    • /
    • 2001
  • The basic circuit block diagram of CMOS current mode sum and subtract circuit is present in this paper. The purpose circuit consists of the invert current circuit and the basic current mirror. The outputs of the circuit are the summing of the both input current [lx+ly] and also the subtract of the both input current [lx+(-ly)]. The SPICE simulation results of the electrical characteristics with level 7 (BSIM3 model version 3.1) MOSFET transistor model of the circuit such as the input dynamic range, the frequency response and some system application have been shown and analyzed.

  • PDF

The Propagation Delay Model of the Interconnects in the High-Speed VLSI circuit (고속 VLSI회로에서 전송선의 지연시간 모델)

  • 윤성태;어영선
    • Proceedings of the IEEK Conference
    • /
    • 1999.11a
    • /
    • pp.975-978
    • /
    • 1999
  • The transmission line effects of IC interconnects have a substantial effect on a hish-speed VLSI circuit performance. The effective transmission lime parameters are changed with the increase of the operation frequency because of the skin of the skin effect, proximity effect, and silicon substrate. A new signal delay estimation methodology based on the RLC-distributed circuit model is presented [2]. The methodology is demonstrated by using SPICE simulation and a high-frequency experiment technique.

  • PDF

Analytical Modeling for Circuit Simulation of Amorphous Silicon Thin Film Transistors (비정질 실리콘 박막 트랜지스터의 회로 분석을 위한 해석적 모델링)

  • 최홍석;박진석;오창호;한철희;최연익;한민구
    • The Transactions of the Korean Institute of Electrical Engineers
    • /
    • v.40 no.5
    • /
    • pp.531-539
    • /
    • 1991
  • We develop an analytical model of the static and the dynamic characteristics of amorphous silicon thin film transistors (a-Si TFTs) in order to incorporate into a widely used circuit simulator such as SPICE. The critical parameters considered in our analytical model of a-Si TFT are the power factor (XN) of saturation source-drain current and the effective channel length (L') at saturation region. The power factor, XN must not always obey so-called

  • PDF

(Signal Integrity Verification of a General VLSI Interconnects using Virtual-Straight Line Model) (가상 직선 모델을 사용한 일반적 VLSI 배선의 신호의 무결성 검증)

  • Jin, U-Jin;Eo, Yeong-Seon;Sim, Jong-In
    • Journal of the Institute of Electronics Engineers of Korea SC
    • /
    • v.39 no.2
    • /
    • pp.146-156
    • /
    • 2002
  • In this paper, a new virtual-straight line parameter determination methodology and fast time domain simulation technique for non-uniform interconnects are presented and verified. Time domain signal response of interconnects circuit considering the characteristic of non-linear transistor is performed by using model order reduction method. Since model order reduction method is peformed by using per unit length parameters, virtual- straight line parameters for non-uniform interconnects are determined. Its method is integrated into Berkeley SPICE and shown that time domain signal responses using proposed method have a good agreement with the results of conventional circuit simulator HSPICE. The proposed method can be efficiently employed in the high-performance VLSI circuit design since it can provide a fast and accurate time domain signal response of complicated multi - layer interconnects.

A Simulation-Based Analog Cell Synthesis with Improved Simulation Efficiency (시뮬레이션 효율을 향상시킨 시뮬레이션 기반의 아날로그 셀 합성)

  • 송병근;곽규달
    • Journal of the Korean Institute of Telematics and Electronics C
    • /
    • v.36C no.10
    • /
    • pp.8-16
    • /
    • 1999
  • This paper presents a new simulation-based analog cell synthesis approach with improved simulation efficiency For the hierarchical synthesis of analog cells we developed the sub-circuit optimizers such as current mirror and differential input stage. Each sub-circuit optimizer can be used for synthesis of analog cells such as OTA(operational transconductance amplifier), 2-stage OP-AMP and comparator. To reduce the time spending of the simulation-based synthesis we propose 2-stage searching scheme and simulation data reusing scheme. With those schemes the synthesis time spending of OTA was reduced from 301.05sec to 56.52sec by 81.12%. Since our synthesis system doesn't need other additional physical parameters except SPICE parameters, and is independent of the process and its model level, the time spending to port to other process is minimized. We synthesized OTA and 2-stage OP-AMP respectively with our approach to show its usefulness.

  • PDF

RC Tree Delay Estimation (RC tree의 지연시간 예측)

  • 유승주;최기영
    • Journal of the Korean Institute of Telematics and Electronics A
    • /
    • v.32A no.12
    • /
    • pp.209-219
    • /
    • 1995
  • As a new algorithm for RC tree delay estimation, we propose a $\tau$-model of the driver and a moment propagation method. The $\tau$-model represents the driver as a Thevenin equivalent circuit which has a one-time-constant voltage source and a linear resistor. The new driver model estimates the input voltage waveform applied to the RC more accurately than the k-factor model or the 2-piece waveform model. Compared with Elmore method, which is a lst-order approximation, the moment propagation method, which uses $\pi$-model loads to calculate the moments of the voltage waveform on each node of RC trees, gives more accurate results by performing higher-order approximations with the same simple tree walking algorithm. In addition, for the instability problem which is common to all the approximation methods using the moment matching technique, we propose a heuristic method which guarantees a stable and accureate 2nd order approximation. The proposed driver model and the moment propagation method give an accureacy close to SPICE results and more than 1000 times speedup over circuit level simulations for RC trees and FPGA interconnects in which the interconnect delay is dominant.

  • PDF