• Title/Summary/Keyword: serial interface

Search Result 278, Processing Time 0.03 seconds

A Development for Serial Data Communication Arbitration Module in Redundant System (여분을 갖는 시스템의 시리얼데이터통신 중재모듈의 개발)

  • 신덕호;이종우;황종규;정의진;김종기
    • Proceedings of the KSR Conference
    • /
    • 2002.05a
    • /
    • pp.530-534
    • /
    • 2002
  • This paper show serial communication method in order to design how to interface between fault tolerant systems with redundancy. Problem has been in the method that fault tolerant system had switched of serial data with common switching device. This problem degrade reliability in itself and total system which is interfaced with that serial communication system. So Arbitration module of serial communication which is suggested in this paper can improve the reliability using voter algorithm which fault is detected passively.

  • PDF

A White Balance System for PDP TV (PDP TV에서 인간 시각을 고려한 최적의 White Balance 구현)

  • 정기백;구본철
    • Proceedings of the IEEK Conference
    • /
    • 2003.11a
    • /
    • pp.363-366
    • /
    • 2003
  • We propose the system that automatically adjusts the white balance on display products to a standard value according to several nations. We replace manual or semi-auto method with fully automatic method using windows application program. And we use RS-232C serial interface to communicate PC with display products which we want to adjust white balance. The PC generates patterns for measuring color information and Color Analyzer measures color and brightness. This value is transmitted through RS-232C serial interface to PC. The PC's algorithm analyzes this information and then decides which RGB Gain value is best for optimal white balance. This RGB Gain value is transmitted through RS-232C serial interface to display products. The modified color value is measured again and feed back to PC. This sequence is repeated until optimum white balance is obtained.

  • PDF

Debugging Environment Via USB-JTAG Interface for EISC Embedded System (EISC 임베디드 시스템을 위한 USB-JTAG Interface기반의 디버깅 시스템 개발)

  • Lee, Ho-Kyoon;Han, Young-Sun;Kim, Seon-Wook
    • The KIPS Transactions:PartA
    • /
    • v.17A no.3
    • /
    • pp.153-158
    • /
    • 2010
  • Most of software developers use the GNU Debugger (GDB) in order to debug code execution. The GDB supports a remote debugging environment through serial communication. However, in embedded systems, the speed is limited in the serial communication. Due to this reason, the serial communication is rarely used for the debugging purpose. To solve this problem, many embedded systems adapt the JTAG and the USB interface. This paper proposes debugging environment via USB-JTAG interface to debug the EISC processor, and introduces how the USB interface works on the GDB and how the JTAG module handles debugging packets.

A 1.7 Gbps DLL-Based Clock Data Recovery for a Serial Display Interface in 0.35-${\mu}m$ CMOS

  • Moon, Yong-Hwan;Kim, Sang-Ho;Kim, Tae-Ho;Park, Hyung-Min;Kang, Jin-Ku
    • ETRI Journal
    • /
    • v.34 no.1
    • /
    • pp.35-43
    • /
    • 2012
  • This paper presents a delay-locked-loop-based clock and data recovery (CDR) circuit design with a nB(n+2)B data formatting scheme for a high-speed serial display interface. The nB(n+2)B data is formatted by inserting a '01' clock information pattern in every piece of N-bit data. The proposed CDR recovers clock and data in 1:10 demultiplexed form without an external reference clock. To validate the feasibility of the scheme, a 1.7-Gbps CDR based on the proposed scheme is designed, simulated, and fabricated. Input data patterns were formatted as 10B12B for a high-performance display interface. The proposed CDR consumes approximately 8 mA under a 3.3-V power supply using a 0.35-${\mu}m$ CMOS process and the measured peak-to-peak jitter of the recovered clock is 44 ps.

Serial interface system of HDTV signal in coaxial cable (동축케이블을 이용한 HDTV 신호의 serial 전송 방식)

  • 이호웅;이문기;강철호
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.21 no.3
    • /
    • pp.622-628
    • /
    • 1996
  • This paper describes a new serial interface system which uses conventional 75 ohm coaxial cable. Typically parallel 25 pin cable and connectors are used to transfer and receive the data between digital systems such as HDVCR, D3 VTR and HDTV Receiver. The coaxial cable is more desirable for consumer product applications and also for studio applications where long signal paths and switching are required. This serial data transfer technique is thoroughly tested and utilied in the data transmission/reception between systems more than 200 feet apart. It is also cost effective because it does not require RF PLL, SCRAMBLING, and NRZI hardware.

  • PDF

Multiple Access Control of RS232C Serial Communications Interface

  • Kyongho Han;Park, Cheon-Won
    • Proceedings of the IEEK Conference
    • /
    • 2002.07a
    • /
    • pp.639-641
    • /
    • 2002
  • In this paper, we proposed the multiple access control of RS232C Serial Communications protocol using collision sense method. The communications wires of data transmission and reception are tied together through the buffer each to connect to the multiple communication channels. The hardware interface and control program are designed to build the prototype system and the experimental multiple access communications network is built by multiple PC systems and the transfer completion rate results are shown.

  • PDF

Design and Implementation of Inter-IC Bus Interface for Efficient Bus Control in the Embedded System (임베디드 시스템에서 효율적인 주변장치 관리를 위한 Inter-IC Bus Interface 설계 및 구현)

  • Seo, Kyung-Ho;Seong, Kwang-Su;Choi, Eun-Ju
    • Proceedings of the IEEK Conference
    • /
    • 2006.06a
    • /
    • pp.535-536
    • /
    • 2006
  • In the embedded system, external device interface that operates serial protocol with lower speed than the general computers is used commonly. This paper describes I2C bus protocol that is a bi-directional serial bus with a two-pin interface. The I2C bus requires a minimum amount of hardware to relay status and reliability information concerning the processor subsystem to an external device.

  • PDF

Implementation of High Speed Serial interface for testing LCD module by using the MDDI (MDDI방식 LCD모듈의 테스트하기 위한 고속직렬통신 인터페이스 구현)

  • Kim, Sang-Mok;Kang, Chang-Hun;Park, Jong-Sik
    • Proceedings of the KIEE Conference
    • /
    • 2005.05a
    • /
    • pp.212-214
    • /
    • 2005
  • The MDDI(Mobile Digital Display Interface) standard is an optimized high-speed serial interconnection technology developed by Qualcomm and supports the VESA(Video Electronics Standard Association). It increases reliability and reduces power consumption in clamshell phones by decreasing the number of wires to interconnect with the LCD display. In this paper, the MDDI host is designed using VHDL and implemented on FPGA. We demonstrates that the MDDI host is connected with S3CA460 LCD controller is designed by Samsung Electronics Co. and display a steal image to the LCD.

  • PDF

Serial interface system of HDTV signal in comma free code (Comma free 코드를 이용한 HDTV 신호의 직렬 전송 방식)

  • 이호웅;강철호
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.21 no.7
    • /
    • pp.1814-1819
    • /
    • 1996
  • This paper describes a dnw serial interface system which uses comma free code. Typically parallel 25 pin cable and connectors are used to transfer and receive the data between digital systems such as HDVCR, D3VTR and HDTV Receiver.The coaxial cable is more desirable for consumer product applications and also for studio applications where long signal paths and switching are requeired. This serial data trasfer technique is possible the error detection and the self synchronization, also easy edge insertion for PLL control. It is also cost effective because is does not requeire RF PLL, scrambling, and NRZI hardware.

  • PDF

Design of General Peripheral Interface Using Serial Link (직렬 링크 방식의 주변 장치 통합 인터페이스 설계)

  • Kim, Do-Seok;Chung, Hoon-Ju;Lee, Yong-Hwan
    • The Journal of Korea Institute of Information, Electronics, and Communication Technology
    • /
    • v.4 no.1
    • /
    • pp.68-75
    • /
    • 2011
  • The performance of peripheral devices is improving rapidly to meet the needs of users for multimedia data. Therefore, the peripheral interface with wide bandwidth and high transmission rate becomes necessary to handle large amounts of data in real time for multiple high-performance devices. PCI Express is a fast serial interface with the use of packets that are compatible with previous PCI and PCI-X. In this paper, we design and verify general peripheral interface using serial link. It includes two kinds of traffic class (TC) labels which are mapped to virtual channels (VC). The design adopts TC/VC mapping and the scheme of arbitration by priority. The design uses a packet which can be transmitted through up to four transmission lanes. The design of general peripheral interface is described in Verilog HDL and verified using ModelSim. For FPGA verification, Xilinx ISE and SPARTAN XC3S400 are used.We used Synopsys Design Compiler as a synthesis tool and the used library was MagnaChip 0.35um technology.