• Title/Summary/Keyword: semiconductor wafer bonding

Search Result 46, Processing Time 0.029 seconds

Technical Trend of Fusion Semiconductor Devices Composed of Silicon and Compound Materials (실리콘-화합물 융합 반도체 소자 기술동향)

  • Lee, S.H.;Chang, S.J.;Lim, J.W.;Baek, Y.S.
    • Electronics and Telecommunications Trends
    • /
    • v.32 no.6
    • /
    • pp.8-16
    • /
    • 2017
  • In this paper, we review studies attempting to triumph over the limitation of Si-based semiconductor technologies through a heterogeneous integration of high mobility compound semiconductors on a Si substrate, and the co-integration of electronic and/or optical devices. Many studies have been conducted on the heterogeneous integration of various materials to overcome the Si semiconductor performance and obtain multi-purpose functional devices. On the other hand, many research groups have invented device fusion technologies of electrical and optical devices on a Si substrate. They have co-integrated Si-based CMOS and InGaAs-based optical devices, and Ge-based electrical and optical devices. In addition, chip and wafer bonding techniques through TSV and TOV have been introduced for the co-integration of electrical and optical devices. Such intensive studies will continue to overcome the device-scaling limitation and short-channel effects of a MOS transistor that Si devices have faced using a heterogeneous integration of Si and a high mobility compound semiconductor on the same chip and/or wafer.

Analysis of Crystallinity and Electrical Characteristics of Oxide Semiconductor of ZnO in Accordance with Annealing Methods (ZnO의 열처리방법에 따른 전기적인 특성의 변화와 결정성)

  • Oh, Teresa
    • Korean Journal of Materials Research
    • /
    • v.27 no.5
    • /
    • pp.242-247
    • /
    • 2017
  • ZnO film was prepared on a p-type Si wafer and then annealed at various temperatures in air and vacuum conditions to research the electrical properties and bonding structures during the annealing processes. ZnO film annealed in atmosphere formed a crystal structure owing to the suppression of oxygen vacancies: however, ZnO annealed in vacuum had an amorphous structure after annealing because of the increment of the content of oxygen vacancies. Schottky contact was observed for the ZnO annealed in an air. O 1s spectra with amorphous structure was found to have a value of 529 eV; that with a crystal structure was found to have a value of 531.5 eV. However, it was observed in these results that the correlation between the electronic characteristics and the bonding structures was weak.

Development of a scratch tester using a two-component force sensor (2축 힘센서를 이용한 스크레치 테스트 개발)

  • 김종호;박연규;이호영;박강식;오희근
    • Proceedings of the Korean Society of Precision Engineering Conference
    • /
    • 2003.06a
    • /
    • pp.1018-1021
    • /
    • 2003
  • A scratch tester was developed to evaluate the adhesive strength at interface between thin film and substrate(silicon wafer). Under force control, the scratch tester can measure the normal and the horizontal forces simultaneously as the probe tip of the equipment approaches to the interface between thin film and substrate of wafer. The capacity of each component of force sensor is 0.1 N ∼ 100 N. In addition, the tester can detect the signal of elastic wave from AE sensor(frequency range of 900 kHz) attached to the probe tip and evaluate the bonding strength of interface. Using the developed scratch tester. the feasibility test was performed to evaluate the adhesive strength of semiconductor wafer.

  • PDF

A Wafer Level Packaged Limiting Amplifier for 10Gbps Optical Transmission System

  • Ju, Chul-Won;Min, Byoung-Gue;Kim, Seong-Il;Lee, Kyung-Ho;Lee, Jong-Min;Kang, Young-Il
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.4 no.3
    • /
    • pp.189-195
    • /
    • 2004
  • A 10 Gb/s limiting amplifier IC with the emitter area of $1.5{\times}10{\mu}m^2$ for optical transmission system was designed and fabricated with a AIGaAs/GaAs HBTs technology. In this stud)', we evaluated fine pitch bump using WL-CSP (Wafer Level-Chip Scale Packaging) instead of conventional wire bonding for interconnection. For this we developed WL-CSP process and formed fine pitch solder bump with the $40{\mu}m$ diameter and $100{\mu}m$ pitch on bonding pad. To study the effect of WL-CSP, electrical performance was measured and analyzed in wafer and package module using WL-CSP. In a package module, clear and wide eye diagram openings were observed and the riselfall times were about 100ps, and the output" oltage swing was limited to $600mV_{p-p}$ with input voltage ranging from 50 to 500m V. The Small signal gains in wafer and package module were 15.56dB and 14.99dB respectively. It was found that the difference of small signal gain in wafer and package module was less then 0.57dB up to 10GHz and the characteristics of return loss was improved by 5dB in package module. This is due to the short interconnection length by WL-CSP. So, WL-CSP process can be used for millimeter wave GaAs MMIC with the fine pitch pad.

Optimization of PMD(Pre-Metal Dielectric) Linear Nitride Precess (PMD(Pre-Metal Dielectric) 선형 질화막 공정의 최적화에 대한 연구)

  • 정소영;김상용;서용진
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.14 no.10
    • /
    • pp.779-784
    • /
    • 2001
  • In this work, we studied the characteristics of nitride films for the optimization of PMD(pro-metal dielectric) linear process, which can be applied to the recent semiconductor manufacturing process. We split the deposit condition of nitride films into four parts such as PO(protect overcoat) nitride, baseline, low hydrogen and high stress and low hydrogen, respectively. We tried to find out correlation between BPSG deposition and densification. In order to analyze the changes of Si-H and Si-NH-Si bonding density, we used FTIR area method. We also investigated the crack generation on wafer edge after BPSG densification, and the changes of nitride film stress as a function of RF power variation to judge whether the deposited films.

  • PDF

Development of Wafer Bond Integrity Inspection System Based on Laser Transmittance

  • Jang, Dong-Young;Ahn, Hyo-Sok;Mehdi, Sajadieh.S.M.;Lim, Young-Hwan;Hong, Seok-Kee
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.17 no.2
    • /
    • pp.29-33
    • /
    • 2010
  • Among several critical topics in semiconductor fabrication technology, particles in addition to bonded surface contaminations are issues of great concerns. This study reports the development of a system which inspects wafer bond integrity by analyzing laser beam transmittance deviations and the variations of the intensity caused by the defect thickness. Since the speckling phenomenon exists inherently as long as the laser is used as an optical source and it degrades the inspection accuracy, speckle contrast is another obstacle to be conquered in this system. Consequently speckle contrast reduction methods were reviewed and among the all remedies have been established in the past 30 years the most adaptable solution for inline inspection system is applied. Simulation and subsequently design of experiments has been utilized to discover the best solution to improve irradiance distribution and detection accuracy. Comparison between simulation and experimental results has been done and it confirms an outstanding detection accuracy achievement. Bonded wafer inspection system has been developed and it is ready to be implemented in FAB in the near future.

Critical Cleaning Requirements for Back End Wafer Bumping Processes

  • Bixenman, Mike
    • Proceedings of the International Microelectronics And Packaging Society Conference
    • /
    • 2000.04a
    • /
    • pp.57-64
    • /
    • 2000
  • As integrated circuits become more complex, the number of I/O connections per chip grow. Conventional wire-bonding, lead-frame mounting techniques are unable to keep up. The space saved by shrinking die size is lost when the die is packaged in a huge device with hundreds of leads. The solution is bumps; gold, conductive adhesive, but most importantly solder bumps. Virtually every semiconductor manufacturer in the world is using or planning to use bump technology fur their larger and more complex devices. Several wafer-bumping processes used in the manufacture of bumped wafer. Some of the more popular techniques are evaporative, stencil or screen printing, electroplating, electrodes nickel, solder jetting, stud bumping, decal transfer, punch and die, solder injection or extrusion, tacky dot process and ball placement. This paper will discuss the process steps for bumping wafers using these techniques. Critical cleaning is a requirement for each of these processes. Key contaminants that require removal are photoresist and flux residue. Removal of these contaminants requires wet processes, which will not attack, wafer metallization or passivation. research has focused on enhanced cleaning solutions that meet this critical cleaning requirement. Process parameters defining time, temperature, solvency and impingement energy required to solvate and remove residues from bumped wafers will be presented herein.

  • PDF

Critical Cleaning Requirements for Back End Wafer Bumping Processes

  • Bixenman, Mike
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.7 no.1
    • /
    • pp.51-59
    • /
    • 2000
  • As integrated circuits become more complex, the number of I/O connections per chip grow. Conventional wire-bonding, lead-frame mounting techniques are unable to keep up. The space saved by shrinking die size is lost when the die is packaged in a huge device with hundreds of leads. The solution is bumps; gold, conductive adhesive, but most importantly solder bumps. Virtually every semiconductor manufacturer in the world is using or planning to use bump technology for their larger and more complex devices. Several wafer-bumping processes used in the manufacture of bumped wafer. Some of the more popular techniques are evaporative, stencil or screen printing, electroplating, electroless nickel, solder jetting, stud humping, decal transfer, punch and die, solder injection or extrusion, tacky dot process and ball placement. This paper will discuss the process steps for bumping wafers using these techniques. Critical cleaning is a requirement for each of these processes. Key contaminants that require removal are photoresist and flux residue. Removal of these contaminants requires wet processes, which will not attack, wafer metallization or passivation. Research has focused on enhanced cleaning solutions that meet this critical cleaning requirement. Process parameters defining time, temperature, solvency and impingement energy required to solvate and remove residues from bumped wafers will be presented herein.

  • PDF

Development of Semiconductor Packaging Technology using Dicing Die Attach Film

  • Keunhoi, Kim;Kyoung Min, Kim;Tae Hyun, Kim;Yeeun, Na
    • Journal of Sensor Science and Technology
    • /
    • v.31 no.6
    • /
    • pp.361-365
    • /
    • 2022
  • Advanced packaging demands are driven by the need for dense integration systems. Consequently, stacked packaging technology has been proposed instead of reducing the ultra-fine patterns to secure economic feasibility. This study proposed an effective packaging process technology for semiconductor devices using a 9-inch dicing die attach film (DDAF), wherein the die attach and dicing films were combined. The process involved three steps: tape lamination, dicing, and bonding. Following the grinding of a silicon wafer, the tape lamination process was conducted, and the DDAF was arranged. Subsequently, a silicon wafer attached to the DDAF was separated into dies employing a blade dicing process with a two-step cut. Thereafter, one separated die was bonded with the other die as a substrate at 130 ℃ for 2 s under a pressure of 2 kgf and the chip was hardened at 120 ℃ for 30 min under a pressure of 10 kPa to remove air bubbles within the DAF. Finally, a curing process was conducted at 175 ℃ for 2 h at atmospheric pressure. Upon completing the manufacturing processes, external inspections, cross-sectional analyses, and thermal stability evaluations were conducted to confirm the optimality of the proposed technology for application of the DDAF. In particular, the shear strength test was evaluated to obtain an average of 9,905 Pa from 17 samples. Consequently, a 3D integration packaging process using DDAF is expected to be utilized as an advanced packaging technology with high reliability.

MEMS for Heterogeneous Integration of Devices and Functionality

  • Fujita, Hiroyuki
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.7 no.3
    • /
    • pp.133-139
    • /
    • 2007
  • Future MEMS systems will be composed of larger varieties of devices with very different functionality such as electronics, mechanics, optics and bio-chemistry. Integration technology of heterogeneous devices must be developed. This article first deals with the current development trend of new fabrication technologies; those include self-assembling of parts over a large area, wafer-scale encapsulation by wafer-bonding, nano imprinting, and roll-to-roll printing. In the latter half of the article, the concept towards the heterogeneous integration of devices and functionality into micro/nano systems is described. The key idea is to combine the conventional top-down technologies and the novel bottom-up technologies for building nano systems. A simple example is the carbon nano tube interconnection that is grown in the via-hole of a VLSI chip. In the laboratory level, the position-specific self-assembly of nano parts on a DNA template was demonstrated through hybridization of probe DNA segments attached to the parts. Also, bio molecular motors were incorporated in a micro fluidic system and utilized as a nano actuator for transporting objects in the channel.