• 제목/요약/키워드: p-n junction diode

검색결과 80건 처리시간 0.024초

16칩 LED 패키지에서 칩 크기에 따른 방열특성 연구 (Study on the Thermal Dissipation Characteristics of 16-chip LED Package with Chip Size)

  • 이민산;문철희
    • 한국진공학회지
    • /
    • 제21권4호
    • /
    • pp.185-192
    • /
    • 2012
  • Light Emitting Diode (LED) 칩의 크기는 전도를 통한 열의 방출에 있어 면적의 확대로 인한 열 밀도의 감소와 칩의 외부양자효율 변화로 인하여 LED 칩의 p-n 정션 온도와 패키지의 열 저항에 영향을 미친다. 본 연구에서는 16칩 LED 패키지에서 칩의 크기가 0.6 mm와 1 mm인 두 가지 경우에 대하여 순전압(forward voltage)을 측정하였고, 순간열분석법(thermal transient analysis)을 이용하여 정션 온도와 열 저항을 평가하였으며, 이를 LED 칩의 전기적인 특성과 LED 패키지의 구조적인 특성과 연관하여 해석하였다.

저전압 UHF TV 튜너용 바렉터 다이오드의 제작 및 특성 (Fabrication and Characteristics of a Varactor Diode for UHF TV Tuner Operated within Low Tuning Voltage)

  • 김현식;문영순;손원호;최시영
    • 센서학회지
    • /
    • 제23권3호
    • /
    • pp.185-191
    • /
    • 2014
  • The width of depletion region in a varactor diode can be modulated by varying a reverse bias voltage. Thus, the preferred characteristics of depletion capacitance can obtained by the change in the width of depletion region so that it can select only the desirable frequencies. In this paper, the TV tuner varactor diode fabricated by hyper-abrupt profile control technique is presented. This diode can be operated within 3.3 V of driving voltage with capability of UHF band tuning. To form the hyperabrupt profile, firstly, p+ high concentration shallow junction with $0.2{\mu}m$ of junction depth and $1E+20ions/cm^3$ of surface concentration was formed using $BF_2$ implantation source. Simulation results optimized important factors such as epitaxial thickness and dose quality, diffusion time of n+ layer. To form steep hyper-abrupt profile, Formed n+ profile implanted the $PH_3$ source at Si(100) n-type epitaxial layer that has resistivity of $1.4{\Omega}cm$ and thickness of $2.4{\mu}m$ using p+ high concentration Shallow junction. Aluminum containing to 1% of Si was used as a electrode metal. Area of electrode was $30,200{\mu}m^2$. The C-V and Q-V electric characteristics were investigated by using impedance Analyzer (HP4291B). By controlling of concentration profile by n+ dosage at p+ high concentration shallow junction, the device with maximum $L_F$ at -1.5 V and 21.5~3.47 pF at 0.3~3.3 V was fabricated. We got the appropriate device in driving voltage 3.3 V having hyper-abrupt junction that profile order (m factor) is about -3/2. The deviation of capacitance by hyper-abrupt junction with C0.3 V of initial capacitance is due to the deviation of thermal process, ion implantation and diffusion. The deviation of initial capacitance at 0.3 V can be reduced by control of thermal process tolerance using RTP on wafer.

다결정 3C-SiC 박막 다이오드의 전기적 특성 (Electrical characteristics of polycrystalline 3C-SiC thin film diodes)

  • 정귀상;안정학
    • 센서학회지
    • /
    • 제16권4호
    • /
    • pp.259-262
    • /
    • 2007
  • This paper describes the electrical characteristics of polycrystalline (poly) 3C-SiC thin film diodes, in which poly 3C-SiC thin films on n-type and p-type Si wafers, respectively, were deposited by APCVD using HMDS, $H_{2}$, and Ar gas at $1150^{\circ}C$ for 3 hr. The schottky diode with Au/poly 3C-SiC/Si (n-type) structure was fabricated. Its threshold voltage ($V_{bi}$), breakdown voltage, thickness of depletion layer, and doping concentration ($N_{D}$) value were measured as 0.84 V, over 140 V, 61 nm, and $2.7{\times}10^{19}cm^{-3}$, respectively. Moreover, for the good ohmic contact, Al/poly 3C-SiC/Si (n-type) structure was annealed at 300, 400, and $500^{\circ}C$, respectively for 30 min under the vacuum condition of $5.0{\times}10^{-6}$ Torr. Finally, the p-n junction diodes fabricated on the poly 3C-Si/Si (p-type) were obtained like characteristics of single 3CSiC p-n junction diode. Therefore, poly 3C-SiC thin film diodes will be suitable for microsensors in conjunction with Si fabrication technology.

고속 열확산에 의해 제작된 다이오드의 Rapid Thermal Alloy (Rapid Thermal Alloy of Fabricated Diode by Rapid Thermal Diffusion)

  • 이동엽;이영희
    • 전자공학회논문지A
    • /
    • 제29A권2호
    • /
    • pp.63-67
    • /
    • 1992
  • Shallow $p^{+}-n,n^{+}-p$ diodes have been fabricated using rapid thermal diffusion by solid diffusion source and rapid thermal alloying with pure Aluminum. Diode area and junction depth are designed about 2.83$[\times}10^{-3}cm^{2}$ and 250nm, respectively. Electrical characteristics of $p^{+}-n$ diode show that the ideality factor is 1.04 and reverse current density is 29.3nA/$cm^{2}$, respectively. On the other hand, those of $n^{+}-p$ diode show that the ideality factor is 1.05 and reverse current density is 85.2pA/$cm^{2}$. The reverse currents are measured at 5V reverse bias after rapid thermal alloying for all the measurement.

  • PDF

EDISON 시뮬레이션을 통한 P-N 접합 공핍 폭 비교 분석

  • 이초희
    • EDISON SW 활용 경진대회 논문집
    • /
    • 제3회(2014년)
    • /
    • pp.498-500
    • /
    • 2014
  • EDISON 나노물리 사이트에 탑재된 Drift-Diffusion 기반 bulk P/N Junction Diode 특성 해석용 SW를 이용해 P-N접합의 특성을 파악해보았다. n과 p영역에서의 순수 도너와 억셉터 농도를 통해 내부 전위 장벽을 구한다. 구한 내부 전위 장벽을 통해 공핍폭 W를 구할 수 있다. 이 논문에서는 일방접합의 공핍영역폭을 표현하는 식과 시뮬레이션을 통해 얻어진 공핍영역폭을 비교 분석하였다.

  • PDF

p형 Si(100) 기판 상에 안티몬 도핑된 n형 Si박막 구조를 갖는 pn 다이오드 제작 및 특성 (Fabrication and Properties of pn Diodes with Antimony-doped n-type Si Thin Film Structures on p-type Si (100) Substrates)

  • 김광호
    • 반도체디스플레이기술학회지
    • /
    • 제16권2호
    • /
    • pp.39-43
    • /
    • 2017
  • It was confirmed that the silicon thin films fabricated on the p-Si (100) substrates by using DIPAS (DiIsoPropylAminoSilane) and TDMA-Sb (Tris-DiMethylAminoAntimony) sources by RPCVD method were amorphous and n-type silicon. The fabricated amorphous n-type silicon films had electron carrier concentrations and electron mobilities ranged from $6.83{\times}10^{18}cm^{-3}$ to $1.27{\times}10^{19}cm^{-3}$ and from 62 to $89cm^2/V{\cdot}s$, respectively. The ideality factor of the pn junction diode fabricated on the p-Si (100) substrate was about 1.19 and the efficiency of the fabricated pn solar cell was 10.87%.

  • PDF

인입 전류에 따른 실리콘(Silicon) 다이오드의 극저온 p-n 접합의 문턱 전압 특성 (Properties of p-n junction threshold voltage of Silicon diode by transport current in cryogenic temperature)

  • 이안수;이승제;이응로;고태국
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2003년도 하계학술대회 논문집 Vol.4 No.2
    • /
    • pp.864-867
    • /
    • 2003
  • Since the development of semiconductors, various related research has been conducted. During research, silicon diodes have been commonly used because of their simplicity and low cost in the manufacturing process. This research deals with p-n junction threshold voltages from silicon diodes due to transport current at a cryogenic temperature. At a cryogenic temperature(77K) we could get minimum current which junction threshold voltage becomes constant. This is experimented on GPIB communication and it consist of programmable current source, multimeter which gauge the threshold voltage in a very low temperature caused by transport current from 5nA to 1mA and $LN_2$(77K) for coolant. This experiment is programmed all process using Measurement studio(Lab window) tool.

  • PDF

Field Limiting Ring termination을 이용한 고전압 4H-SiC pn 다이오드 (High-Voltage 4H-SiC pn diode with Field Limiting Ring Termination)

  • 송근호;방욱;김형우;김남균
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2003년도 하계학술대회 논문집 Vol.4 No.1
    • /
    • pp.396-399
    • /
    • 2003
  • 4H-SiC un diodes with field limiting rings(FLRs) were fabricated and characterized. The dependences of reverse breakdown voltage on the number of FLRs, the distance between p-base main junction and first FLR, and activation temperatures, were investigated. Al and B ions were implanted and activated at high temperature to form p-base region and p+ region in the n-epilayer. We have obtained up to 1782V of reverse breakdown voltage in the un diode with two FLRs on loom thick epilayer. The differential on-resistances of the fabricated diode are $5.3m{\Omega}cm^2$ at $100A/cm^2$ and $2.7m{\Omega}cm^2$ at $1kA/cm^2$, respectively. All pn diodes with FLRs have higher avalanche breakdown voltages than that of diode without an FLR. Regardless of the activation temperature, the un diode with a FLR located 5um apart from main junction has the highest mean breakdown voltage around 1600V among the diodes with one ring. On the other hand, the pn diode with two rings showed different behavior with activation temperature. It reveals that high voltage SiC pn diodes with low on-resistance can be fabricated by using the FLR edge termination.

  • PDF

CMOS 이미지 센서용 NMOS-Diode eFuse OTP 설계 (Design of an NMOS-Diode eFuse OTP Memory IP for CMOS Image Sensors)

  • 이승훈;하판봉;김영희
    • 한국정보통신학회논문지
    • /
    • 제20권2호
    • /
    • pp.306-316
    • /
    • 2016
  • 본 논문에서는 프로그램 선택 소자는 채널 폭이 큰 NMOS (N-channel MOSFET) 트랜지스터 대신 DNW (Deep N-Well) 안에 형성된 채널 폭이 작은 isolated NMOS 트랜지스터의 body인 PW (P-Well)과 source 노드인 n+ diffusion 영역 사이에 형성된 기생하는 접합 다이오드를 사용하는 NMOS-Diode eFuse OTP (One-Time Programmable) 셀을 제안하였다. 제안된 eFuse OTP 셀은 프로그램 모드에서 NMOS 트랜지스터에 형성되는 기생하는 접합 다이오드를 이용하여 eFuse를 blowing 시킨다. 그리고 읽기 모드에서는 접합 다이오드를 이용하는 것이 아니고 NMOS 트랜지스터를 이용하기 때문에 다이오드의 contact voltage 강하를 제거할 수 있으므로 '0' 데이터에 대한 센싱불량을 제거할 수 있다. 또한 읽기 모드에서 채널 폭이 작은 NMOS 트랜지스터를 이용하여 BL에 전압을 전달하므로 OTP 셀의 blowing되지 않은 eFuse를, 통해 흐르는 읽기 전류를 $100{\mu}A$ 이내로 억제하여 blowing되지 않은 eFuse가 blowing되는 문제를 해결할 수 있다.

고속 열 확산에 의한 얕은 접합 형성과 Ti-실리시이드화된 $n^+$ -p 다이오드 특성 분석 (The Formation of the Shallow Junction by RTD and Characteristic Analysis for $n^+$ -p Diode with Ti-silicide)

  • 최동영;이성욱;주정규;강명구;윤석범;오환술
    • 전자공학회논문지A
    • /
    • 제31A권8호
    • /
    • pp.80-90
    • /
    • 1994
  • The ultra shallow junction was formed by 2-step RTP. Phosphorus solid source(P$_{2}O_{5}$) was transfered on wafer surface during RTG(Rapid Thermal Glass Transfer) of which process condition was 80$0^{\circ}C$ and 60sec. The process temperature and time of the RTD(Rapid Thermal Diffusion) were 950~105$0^{\circ}C$ during 5~15sec respectively sheet resistances were measured as 175~320$\Omega$/m and junction depth and dopth and dopant surface concentration were measured as 0.075~0.18$\mu$m and 5${\times}10^{19}cm^{4}$ respectively. Ti-silicide was formed by 2-step RTA after 300$\AA$ Titanium was deposited. The 1st RTA (2nd RTA) was carried out at the temperature of $600^{\circ}C$(700~80$0^{\circ}C$) for 30 seconds (10~60 seconds) under N$_2$ ambient. Sheet resistances after 2nd RTA were measured as 46~63$\Omega$/D. Si/Ti component ratio was evaulated as 1.6~1.9 from Auger depth profile. Ti-Silicided n-p junction diode (pattern size : 400$\times$400$\mu$m) was fabricated under the RTD(the process was carried out at the temperature of 100$0^{\circ}C$ for 10seconds) and 2nd RTA(theprocess was carried out at the temperature of 750$^{\circ}C$ for 60 seconds). Leakage current was measured 1.8${\times}10^{7}A/mm^{2}$ at 5V reverse voltage. Whent the RTD process condition is at the temperature of 100$0^{\circ}C$ for 10seconds and the 2nd RTA process condition is at the temperature of 75$0^{\circ}C$ for 60 seconds leakage current was 29.15${\times}10^{9}A$(at 5V).

  • PDF