• Title/Summary/Keyword: oxide-TFT

Search Result 329, Processing Time 0.031 seconds

Field Enhanced Rapid Thermal Process for Low Temperature Poly-Si TFTs Fabrications

  • Kim, Hyoung-June;Shin, Dong-Hoon
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2005.07a
    • /
    • pp.665-667
    • /
    • 2005
  • VIATRON TECHNOLOGIES has developed FE-RTP system that enables LTPS LCD and AMOLED manufacturers to produce poly-Si films at low cost, high throughput, and high yield. The system employs sequential heat treatment methods using temperature control and rapid thermal processor modules. The temperature control modules provide exceptionally uniform heating and cooling of the glass substrates to within ${\pm}2^a\;C$. The rapid thermal process that combines heating with field induction accelerates the treatment rates. The new FE-RTP system can process $730{\times}920mm$ glass substrates as thin as 0.4 mm. The uniform nature of poly-Si films produced by FE-RTP resulted in AMOLED panels with no laser-Muras. Furthermore, FE-RTP system also showed superior performances in other heat treatment processes involved in poly-Si TFT fabrications, such as dopant activation, gate oxide densification, hydrogenation, and pre-compaction.

  • PDF

저온 증착된 게이트 절연막의 안정성 향상을 위한 플라즈마 처리

  • Choe, U-Jin;Jang, Gyeong-Su;Baek, Gyeong-Hyeon;An, Si-Hyeon;Park, Cheol-Min;Jo, Jae-Hyeon;Lee, Jun-Sin
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2011.08a
    • /
    • pp.342-342
    • /
    • 2011
  • 산화막은 반도체 공정 중 가장 핵심적이며 기본적인 물질이다. 반도체 소자에서 내부의 캐리어들의 이동을 막고 전기를 절연시켜주는 절연체로서 역할을 하게 된다. 실제로 제작된 산화막에서는 dangling bond 혹은 내부에 축적되는 charge들의 의해 leakage가 생기게 되고 그에 따라 산화막의 특성은 저하되게 된다. 내부에서 특성을 저하시키는 defect을 감소시키기 위해 Plasma Treatment에 따른 특성변화를 관찰하였다. 본 연구에서는 최적화 시킨 Flexible TFT제작을 위해 저온에서 Silicon Oxide로 형성한 Gate Insulator에 각각 N2O, H2, NH3가스를 주입 후 Plasma처리를 하였다. 특성화 시킨 Gate Insulator를 이용하여 MIS(Metal-Insulator-Semiconductor)구조를 제작 후 C-V curve특성변화, Dit의 감소, Stress bias에 따른 stability를 확인 하였다.

  • PDF

Electrical properties of Organic TFT patterned by shadow-mask with all layer

  • Lee, Joo-Won;Kim, Jai-Kyeong;Jang, Jin;Ju, Byeong-Kwon
    • Proceedings of the IEEK Conference
    • /
    • 2006.06a
    • /
    • pp.543-544
    • /
    • 2006
  • Pentacene thin film transistors fabricated without photolithographic patterning were fabricated on the plastic substrates. Both the organic/inorganic thin films and metallic electrode were patterned by shifting the position of the shadow mask which accompanies the substrate throughout the deposition process. By using an optically transparent zirconium oxide ($ZrO_2$) as a gate insulator and octadecyltrimethoxysilane (OTMS) as an organic molecule for self-assembled monolayer (SAM) to increase the adhesion between the plastic substrate and gate insulator and the mobility with surface treatment, high-performance transistor with field effect mobility $.66\;cm^2$/V s and $I_{on}/I_{off}$>$10^5$ was formed on the plastic substrate. This technique will be applicable to all structure deposited at low temperature and suitable for an easy process for flexible display.

  • PDF

Characteristic of P doped ZnO-based thin film transistor by DC magnetron sputtering

  • Lee, Sih;Moon, Yeon-Keon;Moon, Dae-Yong;Kim, Woong-Sun;Kim, Kyung-Taek;Park, Jong-Wan
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2009.10a
    • /
    • pp.540-542
    • /
    • 2009
  • Phosphorus doped ZnO (PZO) thin films were deposited on $SiO_2$/n-Si substrates using DC magnetron sputtering system varying oxygen partial pressures from 0 to 40 % under Ar atmosphere. The deposited films showed reduced n-type conductivity due to the compensating donor effects by phosphorus dopant. The bias-time stability shows relatively good stability over bias and time comparing to un-doped ZnO-based TFTs.

  • PDF

Chemical Solution Deposition of InGaZnO Thin Films As Active Channel Layers of Thin-Film Transistors

  • Son, Dae-Ho;Kim, Jung-Hye;Kim, Dae-Hwan;Sung, Shi-Joon;Jung, Eun-Ae;Kang, Jin-Kyu;Ha, Ki-Ryong
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2009.10a
    • /
    • pp.927-930
    • /
    • 2009
  • We studied the solution processes of IGZO thin films and investigated the electrical characteristics of thin film transistor (TFT) with sol-gel processed InGaZn-oxide active semiconductor layer. In particular, the effect of composition variation and post annealing temperature were studied by using solutions having various metal cation ratios to optimize transistor performance.

  • PDF

Modeling of Electrical Characteristics in Poly Silicon Thin Film Transistor with Process Parameter (다결정 실리콘 박막 트랜지스터에서 공정 파라미터에 따른 전기적 특성의 모델링)

  • 정은식;최영식;이용재
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2001.11a
    • /
    • pp.201-204
    • /
    • 2001
  • In this paper, for modeling of electrical characteristics in Poly Silicon Thin Film Transistors with process parameters set up optimum values. So, the I-V characteristics of poly silicon TFT parameters are examined and simulated in terms of the variations in process parameter. And these results compared and analyzed simulation values with examination value. The simulation program for characteristic analysis used SUPREM IV for processing, Matlab for modeling by mathematics, and SPICE for electric characteristic of devices. Input parameter for simulation characteristics is like condition of device process sequence, these electric characteristic of I$_{D}$-V$_{D}$, I$_{D}$-V$_{G}$, variations of grain size. The Gate oxide thickness of poly silicon are showed similar results between real device characteristics and simulation characteristics.ristics.

  • PDF

Study on the ultra thin film of silicon oxyinitride deposited by plasma - assisted $N_2O$ oxidation in ICP-CVD reactor (ICP-CVD 반응기 내에서 $N_2O$ 플라즈마 산화법을 이용하여 증착된 ultra thin silicon oxynitride films 에 관한 연구)

  • Hwang, Sung-Hyun;Jung, Sung-Wook;Yi, J.
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2006.06a
    • /
    • pp.161-162
    • /
    • 2006
  • Scaling rules for TFT application devices have led to the necessity of ultra thin dielectric films and high-k dielectric layers. In this paper, The advantages of high concentration of nitrogen in silicon oxide layer deposited by using $N_2O$ in Inductively Coupled Plasma Chemical Vapor Deposition (ICP-CVD) reported about Ellipsometric measurement, Capacitance-Voltage characterization and processing conditions.

  • PDF

Anomalous Stress-Induced Hump Effects in Amorphous Indium Gallium Zinc Oxide TFTs

  • Kim, Yu-Mi;Jeong, Kwang-Seok;Yun, Ho-Jin;Yang, Seung-Dong;Lee, Sang-Youl;Lee, Hi-Deok;Lee, Ga-Won
    • Transactions on Electrical and Electronic Materials
    • /
    • v.13 no.1
    • /
    • pp.47-49
    • /
    • 2012
  • In this paper, we investigated the anomalous hump in the bottom gate staggered a-IGZO TFTs. During the positive bias stress, a positive threshold voltage shift was observed in the transfer curve and an anomalous hump occurred as the stress time increased. The hump became more serious in higher gate bias stress while it was not observed under the negative bias stress. The analysis of constant gate bias stress indicated that the anomalous hump was influenced by the migration of positively charged mobile interstitial zinc ion towards the top side of the a-IGZO channel layer.

Assembly Modeling Framework for Thin-Film Transistors (조립형 박막 트랜지스터 모델링 프레임워크)

  • Jung, Taeho
    • Journal of the Semiconductor & Display Technology
    • /
    • v.16 no.3
    • /
    • pp.59-64
    • /
    • 2017
  • As the demand on displays increases, new thin-film transistors such as metal oxide transistor are continuously being invented. When designing a circuit consisting of such new transistors, a new transistor model based on proper charge transport mechanisms is needed for each of them. In this paper, a modeling framework which enables to choose charge transport mechanisms that are limited to certain operation regions and assemble them into a transistor model instead of making an integrated transistor model dedicated to each transistor. The framework consists of a graphic user interface to choose charge transport models and a current calculation part, which is also implemented in AIM-SPICE for circuit simulation.

  • PDF

Non-monotonic Size Dependence of Electron Mobility in Indium Oxide Nanocrystals Thin Film Transistor

  • Pham, Hien Thu;Jeong, Hyun-Dam
    • Bulletin of the Korean Chemical Society
    • /
    • v.35 no.8
    • /
    • pp.2505-2511
    • /
    • 2014
  • Indium oxide nanocrystals ($In_2O_3$ NCs) with sizes of 5.5 nm-10 nm were synthesized by hot injection of the mixture precursors, indium acetate and oleic acid, into alcohol solution (1-octadecanol and 1-octadecence mixture). Field emission transmission electron microscopy (FE-TEM), High resolution X-Ray diffraction (X-ray), Nuclear magnetic resonance (NMR), and Fourier transform infrared spectroscopy (FT-IR) were employed to investigate the size, surface molecular structure, and crystallinity of the synthesized $In_2O_3$ NCs. When covered by oleic acid as a capping group, the $In_2O_3$ NCs had a high crystallinity with a cubic structure, demonstrating a narrow size distribution. A high mobility of $2.51cm^2/V{\cdot}s$ and an on/off current ratio of about $1.0{\times}10^3$ were observed with an $In_2O_3$ NCs thin film transistor (TFT) device, where the channel layer of $In_2O_3$ NCs thin films were formed by a solution process of spin coating, cured at a relatively low temperature, $350^{\circ}C$. A size-dependent, non-monotonic trend on electron mobility was distinctly observed: the electron mobility increased from $0.43cm^2/V{\cdot}s$ for NCs with a 5.5 nm diameter to $2.51cm^2/V{\cdot}s$ for NCs with a diameter of 7.1 nm, and then decreased for NCs larger than 7.1 nm. This phenomenon is clearly explained by the combination of a smaller number of hops, a decrease in charging energy, and a decrease in electronic coupling with the increasing NC size, where the crossover diameter is estimated to be 7.1 nm. The decrease in electronic coupling proved to be the decisive factor giving rise to the decrease in the mobility associated with increasing size in the larger NCs above the crossover diameter.