• Title/Summary/Keyword: metal gate process

Search Result 187, Processing Time 0.033 seconds

Manufacturing and Performance Test of Obsolete Valve in NPP using DED Metal 3D Printing Technology (원전 단종 밸브의 DED 방식 금속 3D프린팅 제작 및 성능시험)

  • Kyungnam Jang
    • Transactions of the Korean Society of Pressure Vessels and Piping
    • /
    • v.17 no.2
    • /
    • pp.75-82
    • /
    • 2021
  • The 3D printing technology is one of the fourth industrial revolution technology that drives innovation in the manufacturing process, and should be applied to nuclear industry for various purposes according to the manufacturing trend change. In nuclear industry, it can be applied to manufacture obsolete items and new designed parts in advanced reactors or small modular reactors (SMRs), replacing the traditional manufacturing technologies. A gate valve body was manufactured, which was obsolete in nuclear power plant, using DED(Directed Energy Deposition) metal 3D printing technology after restoring design characteristics including 3D design drawing by reverse engineering. The 3D printed valve body was assembled with commercial parts such as seat-ring, disk, stem, and actuator for performance test. For the valve assembly, including 3D printed valve body, several tests were performed, including pressure test, end-loading test, and seismic test according to KEPIC MGG and KEPIC MFC. In the pressure test, hydraulic pressure of 391kgf/cm2 was applied to 3D printed valve body, and no leak was detected. Also the 3D printed valve assembly was performed well in end-loading and seismic tests.

Optimization of Ohmic Contact Metallization Process for AlGaN/GaN High Electron Mobility Transistor

  • Wang, Cong;Cho, Sung-Jin;Kim, Nam-Young
    • Transactions on Electrical and Electronic Materials
    • /
    • v.14 no.1
    • /
    • pp.32-35
    • /
    • 2013
  • In this paper, a manufacturing process was developed for fabricating high-quality AlGaN/GaN high electron mobility transistors (HEMTs) on silicon carbide (SiC) substrates. Various conditions and processing methods regarding the ohmic contact and pre-metal-deposition $BCl_3$ etching processes were evaluated in terms of the device performance. In order to obtain a good ohmic contact performance, we tested a Ti/Al/Ta/Au ohmic contact metallization scheme under different rapid thermal annealing (RTA) temperature and time. A $BCl_3$-based reactive-ion etching (RIE) method was performed before the ohmic metallization, since this approach was shown to produce a better ohmic contact compared to the as-fabricated HEMTs. A HEMT with a 0.5 ${\mu}m$ gate length was fabricated using this novel manufacturing process, which exhibits a maximum drain current density of 720 mA/mm and a peak transconductance of 235 mS/mm. The X-band output power density was 6.4 W/mm with a 53% power added efficiency (PAE).

A study on characteristics of the scaled SONOSFET NVSM for Flash memory (플래시메모리를 위한 scaled SONOSFET NVSM 의 프로그래밍 조건과 특성에 관한 연구)

  • 박희정;박승진;홍순혁;남동우;서광열
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2000.07a
    • /
    • pp.751-754
    • /
    • 2000
  • When charge-trap SONOS cells are used flash memory, the tunneling program/erase condition to minimize the generation of interface traps was investigated. SONOSFET NVSM cells were fabricated using 0.35$\mu\textrm{m}$ standard memory cell embedded logic process including the ONO cell process. based on retrograde twin-well, single-poly, single metal CMOS process. The thickness of ONO triple-dielectric for memory cell is tunnel oxide of 24${\AA}$, nitride of 74 ${\AA}$, blocking oxide of 25 ${\AA}$, respectively. The program mode(Vg: 7,8,9 V, Vs/Vd: -3 V, Vb: floating) and the erase mode(Vg: -4,-5,-6 V, Vs/Vd: floating, Vb: 3V) by modified Fowler-Nordheim(MFN) tunneling were used. The proposed programming condition for the flash memory of SONOSFET NVSM cells showed less degradation($\Delta$Vth, S, Gm) characteristics than channel MFN tunneling operation. Also the program inhibit conditions of unselected cell for separated source lines NOR-tyupe flash memory application were investigated. we demonstrated that the program disturb phenomenon did not occur at source/drain voltage of 1 V∼4 V and gate voltage of 0 V∼4.

  • PDF

A Study on the Characteristics and Programming Conditions of the Scaled SONOSFET NVSM for Flash Memory (플래시메모리를 위한 Scaled SONOSFET NVSM의 프로그래밍 조건과 특성에 관한 연구)

  • 박희정;박승진;남동우;김병철;서광열
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.13 no.11
    • /
    • pp.914-920
    • /
    • 2000
  • When the charge-trap type SONOS(polysilicon-oxide-nitride-oxide-semiconductor) cells are used to flash memory, the tunneling program/erase condition to minimize the generation of interface traps was investigated. SONOSFET NVSM(Nonvolatile Semiconductor Memory) cells were fabricated using 0.35 ㎛ standard memory cell embedded logic process including the ONO cell process, based on retrograde twin-well, single-poly, single metal CMOS(Complementary Metal Oxide Semiconductor) process. The thickness of ONO triple-dielectric for the memory cell is tunnel oxide of 24 $\AA$, nitride of 74 $\AA$, blocking oxide of 25 $\AA$, respectively. The program mode(V$\_$g/=7, 8, 9 V, V$\_$s/=V$\_$d/=-3 V, V$\_$b/=floating) and the erase mode(V$\_$g/=-4, -5, -6 V, V$\_$s/=V$\_$d/=floating, V$\_$b/=3 V) by MFN(Modified Fowler-Nordheim) tunneling were used. The proposed programming condition for the flash memory of SONOSFET NVSM cells showed less degradation(ΔV$\_$th/, S, G$\_$m/) characteristics than channel MFN tunneling operation. Also, the program inhibit conditins of unselected cell for separated source lines NOR-type flash memory application were investigated. we demonstrated that the phenomenon of the program disturb did not occur at source/drain voltage of 1 V∼12 V and gate voltage of -8 V∼4 V.

  • PDF

A New Manufacturing Technology and Characteristics of Trench Gate MOSFET (새로운 트렌치 게이트 MOSFET 제조 공정기술 및 특성)

  • Baek, Jong-Mu;Cho, Moon-Taek;Na, Seung-Kwon
    • Journal of Advanced Navigation Technology
    • /
    • v.18 no.4
    • /
    • pp.364-370
    • /
    • 2014
  • In this paper, high reliable trench formation technique and a novel fabrication techniques for trench gate MOSFET is proposed which is a key to expend application of power MOSFET in the future. Trench structure has been employed device to improve Ron characteristics by shrinkage cell pitch size in DMOSFET and to isolate power device part from another CMOS device part in some power integrated circuit. A new process method for fabricating very high density trench MOSFETs using mask layers with oxide spacers and self-align technique is realized. This technique reduces the process steps, trench width and source and p=body region with a resulting increase in cell density and current driving capability and decrease in on resistance.

A study on structure of feed sprue considering turbulence and mold temperature in the investment casting process (Investment casting 공정에서 수축률을 고려한 소형탕도의 이상적인 구조와 주형 온도에 관한 연구)

  • Lee, Jong-Rae
    • Journal of the Korean Crystal Growth and Crystal Technology
    • /
    • v.32 no.1
    • /
    • pp.25-32
    • /
    • 2022
  • Investment casting is a production method commonly used to manufacture precision equipment, medical fields, and accessories, and has continued to develop through the modernization of equipment and high quality of materials, and its scope of use has been expanded. The purpose of this study is to minimize the defect rate by deriving structural improvement and standardization of mold temperature, which are key elements of the investment casting process, to minimize the defect rate. The scope of the study is limited to jewelry manufacturing casting processes suitable for understanding the structure and principles of small gate, and an experimental research is to be conducted by using soft Wax, gypsum powder, and 14 K gold as research materials. According to the results, the most appropriate casting standard temperature for the casting pattern of Alloy 14 k was the lowest turbulence at 980℃ flask temperature of 550℃, so good products could be produced. As a future task of this study, detailed studies are needed to data the structure and system temperature of small gate, reduce production defects in the field, and provide data for excellent investment casting competitiveness.

High Speed, High Resolution CMOS Sample and Hold Circuit (고속, 고해상도 CMOS 샘플 앤 홀드 회로)

  • Kim Won-Youn;Park Kong-Soon;Park Sang-Wook;Yoon Kwang-Sub
    • Proceedings of the IEEK Conference
    • /
    • 2004.06b
    • /
    • pp.545-548
    • /
    • 2004
  • The paper describes the design of high-speed, high-resolution Sample-and-Hold circuit which shows the conversion rate 80MHz and the power supply of 3.3v with 0.35um CMOS 2-poly 4-metal process for high-speed, high resolution Analog-to-Digital Converter. For improving Dynamic performance of Sample-and-Hold, Two Double bootstrap switch and high performance operational amplifier with gain booster, which are used. and For physical stability of Sample and Hold circuit, reduces excess voltage of gate in bootstrap switch. Simulation results using HSPICE shows the SFDR of 71dB, 75dB in conversion rate of 80MHz result for two inputs(0.5Vpp, 10MHz and 1Vpp, 10MHz) and the power dissipation of 48mW at single 3.3V supply voltage.

  • PDF

3.5-Inch QCIF AMOLED Panels with Ultra-low-Temperature Polycrystalline Silicon Thin Film Transistor on Plastic Substrate

  • Kim, Yong-Hae;Chung, Choong-Heui;Moon, Jae-Hyun;Lee, Su-Jae;Kim, Gi-Heon;Song, Yoon-Ho
    • ETRI Journal
    • /
    • v.30 no.2
    • /
    • pp.308-314
    • /
    • 2008
  • In this paper, we describe the fabrication of 3.5-inch QCIF active matrix organic light emitting display (AMOLED) panels driven by thin film transistors, which are produced by an ultra-low-temperature polycrystalline silicon process on plastic substrates. The over all processing scheme and technical details are discussed from the viewpoint of mechanical stability and display performance. New ideas, such as a new triple-layered metal gate structure to lower leakage current and organic layers for electrical passivation and stress reduction are highlighted. The operation of a 3.5-inch QCIF AMOLED is also demonstrated.

  • PDF

The Study and characteristics of integrated CMOS sensor's packaging (집적화된 CMOS 센서의 팩키징 연구 및 특성 평가)

  • Roh, Ji-Hyoung;Kwon, Hyeok-Bin;Shin, Kyu-Sik;Cho, Nam-Kyu;Moon, Byung-Moo;Lee, Dae-Sung
    • Proceedings of the KIEE Conference
    • /
    • 2009.07a
    • /
    • pp.1551_1552
    • /
    • 2009
  • In this paper, we presented the packaging technologies of CMOS ISFET(Ion Sensitive Field Effect Transistor) pH sensor using post-CMOS process and MCP(Multi Chip Packaging). We have proposed and developed two types of packaging technology. one is one chip, which sensing layer is deposited on the gate metal of standard CMOS ISFET, the other is two chip type, which sensing layer is separated from CMOS ISFET and connected by bonding wire. These proposed packaging technologies would make it easy to fabricate CMOS ISFET pH sensor and to make variety types of pH sensor.

  • PDF

Temperature Characteristics of Thermally Nitrided, Reoxidized MOS devices (열적으로 질화, 재산화된 모스 소자의 온도특성)

  • 이정석;장창덕;이용재
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • 1998.11a
    • /
    • pp.165-168
    • /
    • 1998
  • Re-oxidized nitrided oxides which have been investigated as alternative gate oxide for Metal- Oxide -Semiconductor field effect devices were grown by conventional furnace process using pure NH$_3$ and dry $O_2$ gas, and were characterized via a Fowler-Nordheim Tunneling electron injection technique. We studied Ig-Vg characteristics, leakage current, $\Delta$Vg under constant current stress from electrical characteristics point of view and TDDB from reliability point of view of MOS capacitors with SiO$_2$, NO, ONO dielectrics. Also, we studied the effect of stress temperature (25, 50, 75, 100, and 1$25^{\circ}C$). Overall, our results indicate that optimized re-oxidized nitrided oxide shows improved Ig-Vg characteristics, leakage current over the nitrided oxide and SiO$_2$. It has also been shown that re-oxidized nitrided oxide have better TDDB performance than SiO$_2$ while maintaining a similar temperature and electric field dependence. Especially, the Qbd is increased by about 1.5 times.

  • PDF