• Title/Summary/Keyword: delay lock loop

Search Result 59, Processing Time 0.049 seconds

DLL Design and Performance Evaluation in Indoor Wireless DS-CDMA System under the Multipath Fading Effects (실내 무선 DS-CDMA 방식에서 다중경로 페이딩 영향을 고려한 DLL 설계와 성능평가)

  • Im, Sung-Jun;Ryu, Ho-Jin;Ryu, Heung-Gyoon
    • The Journal of the Acoustical Society of Korea
    • /
    • v.16 no.3
    • /
    • pp.99-105
    • /
    • 1997
  • This paper analyzes DLL(Delay lock loop) under the multipath fading effects. The evaluated performance measures include the steady-state timing error probability density function (PDF) and the mean-time-to-lose-lock (MTLL) under multipath fading effects. The discriminator characteristic S(${\epsilon}$) is shown to be zero at the point of timing error ${\epsilon}_{0}$ that is not zero, and the MTLL decreases as the delayed signal power $g_{2}$ and delayed time ${\tau}_{d}$ increase. We approximate the steady-state timing error PDF linearly with these variables and evaluate the steady-state timing error PDF and MTLL. The severe multipath fading effects result lower MTLL, in this case we make MTLL larger by increasing the early-late discriminator offset ${\Delta}$. First, we calculate the timing error point ${\epsilon}_{0}$, and present the performance of DLL under multipath fading. The timing error PDF, MTLL and the performance of DLL with ${\Delta}$ are also investigated. And we conclude that the larger ${\Delta}$ makes a higher MTLL and a better performance of DLL under multipath fading effects.

  • PDF

A Highly Expandable Forwarded-Clock Receiver with Ultra-Slim Data Lane using Skew Calibration by Multi-Phase Edge Monitoring

  • Yoo, Byoung-Joo;Song, Ho-Young;Chi, Han-Kyu;Bae, Woo-Rham;Jeong, Deog-Kyoon
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.12 no.4
    • /
    • pp.433-448
    • /
    • 2012
  • A source-synchronous receiver based on a delay-locked loop is presented. It employs a shared global calibration control between channels, yet achieves channel expandability for high aggregate I/O bandwidth. The global calibration control accomplishes skew calibration, equalizer adaptation, and phase lock of all the channels in a calibration period, resulting in the reduced hardware overhead and area of each data lane. In addition, the weight-adjusted dual-interpolating delay cell, which is used in the multiphase DLL, guarantees sufficient phase linearity without using dummy delay cells, while offering a high-frequency operation. The proposed receiver is designed in the 90-nm CMOS technology, and achieves error-free eye openings of more than 0.5 UI across 9-28 inch Nelco4000-6 microstrips at 4-7 Gb/s and more than 0.42 UI at data rates of up to 9 Gb/s. The data lane occupies only $0.152mm^2$ and consumes 69.8 mW, while the rest of the receiver occupies $0.297mm^2$ and consumes 56.0 mW at the 7- Gb/s data-rate and supply voltage of 1.35 V.

A Reset-Free Anti-Harmonic Programmable MDLL-Based Frequency Multiplier

  • Park, Geontae;Kim, Hyungtak;Kim, Jongsun
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.13 no.5
    • /
    • pp.459-464
    • /
    • 2013
  • A reset-free anti-harmonic programmable multiplying delay-locked loop (MDLL) that provides flexible integer clock multiplication for high performance clocking applications is presented. The proposed MDLL removes harmonic locking problems by utilizing a simple harmonic lock detector and control logic, which allows this MDLL to change the input clock frequency and multiplication factor during operation without the use of start-up circuitry and external reset. A programmable voltage controlled delay line (VCDL) is utilized to achieve a wide operating frequency range from 80 MHz to 1.2 GHz with a multiplication factor of 4, 5, 8, 10, 16 and 20. This MDLL achieves a measured peak-to-peak jitter of 20 ps at 1.2 GHz.

A Study on Enhanced Accuracy using GPS L1 and Galileo E1 Signal Combined Processing (GPS L1/갈릴레오 E1 복합신호처리를 통한 위치정확도 향상 연구)

  • Sin, Cheon-Sig;Lee, Sang-Uk;Yoon, Dong-Won
    • Journal of Satellite, Information and Communications
    • /
    • v.6 no.1
    • /
    • pp.68-74
    • /
    • 2011
  • In this paper, we present the enhancement results such as availability and accuracy using the GPS L1 and Galileo E1 signal combination. To enhance the acquisition and tracking performance of signal processing in GNSS receiver. several tracking loops with integrator, discriminator, and loop filter module are applied. Also, this paper presents the performance comparison results between prototype receiver equipped with hardware board and software receiver. Also the tracking loop performance of real hardware receiver is verified by comparing with tracking accuracy, sensitivity occurred by the Spirent simulator. Especially, to process the Galileo E1 signal, it is used the a power early late type which is the typical type for DLL discriminator.

Design of a High Speed CMOS PLL with a Two-stage Self-feedback Ring Oscillator (자체귀환형 2단 고리발진기를 이용한 고속 CMOS PLL 설계)

  • 문연국;윤광섭
    • Proceedings of the IEEK Conference
    • /
    • 1999.06a
    • /
    • pp.353-356
    • /
    • 1999
  • A 3.3V PLL(Phase Locked loop) is designed for a high frequency, low voltage, and low power applications. This paper proposes a new PLL architecture to improve voltage to frequency linearity of VCO(Voltage controlled oscillator) with new delay cell. The proposed VCO operates at a wide frequency range of 30MHz~1㎓ with a good linearity. The DC-DC voltage up/down converter is utilized to regulate the control voltage of the two-stage VCO. The designed PLL architecture is implemented on a 0.6${\mu}{\textrm}{m}$ n-well CMOS process. The simulation results show a locking time of 2.6$\mu$sec at 1Hz, Lock in range of 100MHz~1㎓, and a power dissipation of 112㎽.

  • PDF

A study on the Direct Sequence Spread Spectrum QPSK Modem Using DSP (DSP를 이용한 DSSS-QPSK 방식의 모뎀에 관한 연구)

  • Kim, J.;Ahn, D.;Lee, D.
    • Proceedings of the KIEE Conference
    • /
    • 2002.07d
    • /
    • pp.2637-2639
    • /
    • 2002
  • This paper presents the design and implementation of a baseband Modem using DSP that supports a wireless LAN. It is implemented with DSP and D/A and A/D Converters in baseband and tested without using IF and RF modules. In this paper, we have used the matched filler and DLL(delay lock loop) for synchronization. And the matched filter and the carrier recovery are directly connected. Therefore, the proposed architecture is very simple and the operation of DSP becomes fast.

  • PDF

2-Stage Mixed-Mode Delay Locked Loop with Low Jitter (작은 지터를 가지는 2단 구조의 혼성모드 DLL)

  • Kim, Dae-Hee;Hwang, In-Seok
    • Proceedings of the IEEK Conference
    • /
    • 2006.06a
    • /
    • pp.963-964
    • /
    • 2006
  • By combining a digital DLL and an analog DLL in 2-stage, an improved DLL is implemented in this paper. The proposed DLL is composed of a RDLL (Register Controlled DLL) and a conventional analog DLL. The phase comparator used in the DLL is built with sense-amp based D flip-flops for high speed operation. The proposed DLL circuits have been designed, simulated in 0.18um, 1.8V TSMC CMOS library. The implemented DLL have demonstrated the fast lock-on time of 1us and low jitter of 72ps.

  • PDF

A Novel Code Tracking Scheme in Advanced Correlation Timing Offset Region for Band-Limited DS/SS System (좌부엽 상관간을 이용한 대역 제한된 직접수열 확산대역 시스템의 추적편이 완화 기법)

  • Yoo, Seung-Soo;Jung, Sang-Hyo;Yoon, Seok-Ho;Kim, Sun-Yong
    • Proceedings of the IEEK Conference
    • /
    • 2007.07a
    • /
    • pp.71-72
    • /
    • 2007
  • 대역 제한된 DS/SS 시스템의 상관 함수는 최고 값이 나타나는 시점과 함께 이른 또는 늦은 상관시간 옵셋 영역에서 극소 또는 극대로 나타나는 시점을 특징점으로 갖는다. 이 가운데 이른 상관시간옵셋 영역의 상관 함수는 다중경로 신호에 의해 덜 왜곡되기 때문에 이 영역의 상관 함수를 이용해 부호 동기를 추적하여 유지할 수 있다면 EL-DLL (delay lock loop with early minus late discriminator) 보다 추적편이를 줄일 수 있다. 본 논문에 이런 특성을 이용하는 추적편이 완화 기법을 제안하고, 모의실험을 통해 성능을 알아본다.

  • PDF

A DLL-Based Multi-Clock Generator Having Fast-Relocking and Duty-Cycle Correction Scheme for Low Power and High Speed VLSIs (저전력 고속 VLSI를 위한 Fast-Relocking과 Duty-Cycle Correction 구조를 가지는 DLL 기반의 다중 클락 발생기)

  • Hwang Tae-Jin;Yeon Gyu-Sung;Jun Chi-Hoon;Wee Jae-Kyung
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.42 no.2 s.332
    • /
    • pp.23-30
    • /
    • 2005
  • This paper describes a DLL(delay locked loop)-based multi-clock generator having the lower active stand-by power as well as a fast relocking after re-activating the DLL. for low power and high speed VLSI chip. It enables a frequency multiplication using frequency multiplier scheme and produces output clocks with 50:50 duty-ratio regardless of the duty-ratio of system clock. Also, digital control scheme using DAC enables a fast relocking operation after exiting a standby-mode of the clock system which was obtained by storing analog locking information as digital codes in a register block. Also, for a clock multiplication, it has a feed-forward duty correction scheme using multiphase and phase mixing corrects a duty-error of system clock without requiring additional time. In this paper, the proposed DLL-based multi-clock generator can provides a synchronous clock to an external clock for I/O data communications and multiple clocks of slow and high speed operations for various IPs. The proposed DLL-based multi-clock generator was designed by the area of $1796{\mu}m\times654{\mu}m$ using $0.35-{\mu}m$ CMOS process and has $75MHz\~550MHz$ lock-range and maximum multiplication frequency of 800 MHz below 20psec static skew at 2.3v supply voltage.

A Tracking Scheme using Correlation Value at Advanced Offset Range in Galileo BOC(1,1) Signal (Galileo BOC(1,1)에서 이른 상관시간 옵셋 영역의 상관 값을 이용한 추적기법)

  • Yoo, Seung-Soo;Kim, Sang-Hun;Yoon, Seok-Ho;Song, Iick-Ho;Kim, Jun-Tae;Kim, Sun-Yong
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.33 no.1C
    • /
    • pp.86-93
    • /
    • 2008
  • The Galileo system, a global navigation satellite system(GNSS) developed by E.U., uses the direct sequence/spread spectrum(DS/SS) modulation. A DS/SS-based system performs a fine synchronization between the received and locally generated spreading signals, via attacking process. In the absence of multipath signals, using the symmetric characteristic of the correlation function, the delay lock loop with the early minus late discriminator(EL-DLL) offers the best performance in tracking. However, in the presence of multipath signals, the symmetry of the correlation function could be lost, causing a tracking bias. In this paper, we observe that the correlation values in the advanced offset range remain almost unchanged, due to the multipath signals being received later than a line-of-sight signal. Based on this observation, we propose a novel tracking scheme for a Galileo BOC(1,1) system.