• Title/Summary/Keyword: Voltage Level

Search Result 2,113, Processing Time 0.026 seconds

Simplified Control Scheme of Unified Power Quality Conditioner based on Three-phase Three-level (NPC) inverter to Mitigate Current Source Harmonics and Compensate All Voltage Disturbances

  • Salim, Chennai;Toufik, Benchouia Mohamed
    • Journal of Electrical Engineering and Technology
    • /
    • v.8 no.3
    • /
    • pp.544-558
    • /
    • 2013
  • This paper proposes a simplified and efficient control scheme for Unified Power Quality Conditioner (UPQC) based on three-level (NPC) inverter capable to mitigate source current harmonics and compensate all voltage disturbances perturbations such us, voltage sags, swells, unbalances and harmonics. The UPQC is designed by the integration of series and shunt active filters (AFs) sharing a common dc bus capacitor. The dc voltage is maintained constant using proportional integral voltage controller. The shunt and series AF are designed using a three-phase three-level (NPC) inverter. The synchronous reference frame (SRF) theory is used to get the reference signals for shunt and the power reactive theory (PQ) for a series APFs. The reference signals for the shunt and series APF are derived from the control algorithm and sensed signals are injected in tow controllers to generate switching signals for series and shunt APFs. The performance of proposed UPQC system is evaluated in terms of power factor correction and mitigation of voltage, current harmonics and all voltage disturbances compensation in three-phase, three-wire power system using MATLAB-Simulink software and SimPowerSystem Toolbox. The simulation results demonstrate that the proposed UPQC system can improve the power quality at the common connection point of the non-linear load.

A New Switching Method for 3-level GTO Inverter Considering DC-link Voltage Balancing and Minimum on/off time (DC-링크 전압균형과 최소 온-오프 시간을 고려한 새로운 3-레벨 GTO 인버터 제어기법)

  • Lee, Yo-Han;Hyun, Dong-Seok
    • Proceedings of the KIEE Conference
    • /
    • 1994.07a
    • /
    • pp.373-375
    • /
    • 1994
  • In realizing a three-level GTO inverter, we should keep the voltage balancing of DC-link capacitors and consider minimum on/off time of GTO thyristors in order to make the same blocking voltage across each device and to minimize the harmonic components of the output voltage and current. In this raper, a new PWM scheme based on space voltage vectors, by which it is possible to keep neutral-point voltage and avoid narrow pulse, is presented. Experimental results verify that the proposed PWM control scheme is suitable fur hish power and high voltage three-level GTO inverters applied to induction motor drives.

  • PDF

Multi-level UnderVoltage Load Shedding Scheme Considering Rate of Change of Voltage for Voltage Stability (전압 변동률을 고려한 수도권 전압 안정화 다단계 부하차단 적용 방안)

  • Lee, Yun-Hwan;Kim, Tae-Gyun;Kim, Ji-Hun;Lee, Byong-Jun;Kang, Bu-Il;Cho, Jong-Man
    • The Transactions of The Korean Institute of Electrical Engineers
    • /
    • v.58 no.12
    • /
    • pp.2335-2341
    • /
    • 2009
  • High technique growth of modem times and high industrial facility in consequence of buildings demand for electric power of an extensive scale with stability supply and maintenance of high quality. But, power system always have risk of network contingency. When power system break out disturbance, it circumstantially happen like uncontrolled loss of load developing from of cascading. Severely which would be raised wide area blackout, plan to prevent, which make stability through a little of load shedding and multi-level UnderVoltageLoadShdding should work. This paper presents target, sensitivity of bus voltage have choose appropriating load shedding location and load shedding decision making logic with considering rate of change of voltage have studied multi-level under voltage load shedding scheme. Calculation of rate of change of voltage applied method of least square. As a result, we are studied an dynamic analysis of 2008 summer peak data. We have been known that network analysis is a little development and developing UnderVoltageLoadShedding scheme.

Theoretical Analysis and Control of DC Neutral-point Voltage Balance of Three-level Inverters in Active Power Filters

  • He, Yingjie;Liu, Jinjun;Tang, Jian;Wang, Zhaoan;Zou, Yunping
    • Journal of Power Electronics
    • /
    • v.12 no.2
    • /
    • pp.344-356
    • /
    • 2012
  • In recent years, multilevel technology has become an effective and practical solution in the field of moderate and high voltage applications. This paper discusses an APF with a three-level NPC inverter. Obviously, the application of such converter to APFs is hindered by the problem of the voltage unbalance of DC capacitors, which leads to system instability. This paper comprehensively analyzes the theoretical limitations of the neutral-point voltage balancing problem for tracking different harmonic currents utilizing current switching functions from the space vector PWM (SVPWM) point of view. The fluctuation of the neutral point caused by the load currents of certain order harmonic frequency is reported and quantified. Furthermore, this paper presents a close-loop digital control algorithm of the DC voltage for this APF. A PI controller regulates the DC voltage in the outer-loop controller. In the current-loop controller, this paper proposes a simple neutral-point voltage control method. The neutral-point voltage imbalance is restrained by selecting small vectors that will move the neutral-point voltage in the direction opposite the direction of the unbalance. The experiment results illustrate that the performance of the proposed approach is satisfactory.

Novel Carrier-Based PWM Strategy of a Three-Level NPC Voltage Source Converter without Low-Frequency Voltage Oscillation in the Neutral Point

  • Li, Ning;Wang, Yue;Lei, Wanjun;Niu, Ruigen;Wang, Zhao'an
    • Journal of Power Electronics
    • /
    • v.14 no.3
    • /
    • pp.531-540
    • /
    • 2014
  • A novel carrier-based PWM (CBPWM) strategy of a three-level NPC converter is proposed in this paper. The novel strategy can eliminate the low-frequency neutral point (NP) voltage oscillation under the entire modulation index and full power factor. The basic principle of the novel strategy is introduced. The internal modulation wave relationship between the novel CBPWM strategy and traditional SPWM strategy is also studied. All 64 modulation wave solutions of the CBPWM strategy are derived. Furthermore, the proposed CBPWM strategy is compared with traditional SPWM strategy regarding the output phase voltage THD characteristics, DC voltage utilization ratio, and device switching losses. Comparison results show that the proposed strategy does not cause NP voltage oscillation. As a result, no low-frequency harmonics occur on output line-to-line voltage and phase current. The novel strategy also has higher DC voltage utilization ratio (15.47% higher than that of SPWM strategy), whereas it causes larger device switching losses (4/3 times of SPWM strategy). The effectiveness of the proposed modulation strategy is verified by simulation and experiment results.

A Level Dependent Source Concoction Multilevel Inverter Topology with a Reduced Number of Power Switches

  • Edwin Jose, S.;Titus, S.
    • Journal of Power Electronics
    • /
    • v.16 no.4
    • /
    • pp.1316-1323
    • /
    • 2016
  • Multilevel inverters (MLIs) have been preferred over conventional two-level inverters due to their inherent properties such as reduced harmonic distortion, lower electromagnetic interference, minimal common mode voltage, ability to synthesize medium/high voltage from low voltage sources, etc. On the other hand, they suffer from an increased number of switching devices, complex gate pulse generation, etc. This paper develops an ingenious symmetrical MLI topology, which consumes lesser component count. The proposed level dependent sources concoction multilevel inverter (LDSCMLI) is basically a multilevel dc link MLI (MLDCMLI), which first synthesizes a stepped dc link voltage using a sources concoction module and then realizes the ac waveform through a conventional H-bridge. Seven level and eleven level versions of the proposed topology are simulated in MATLAB r2010b and prototypes are constructed to validate the performance. The proposed topology requires lesser components compared to recent component reduced MLI topologies and the classical topologies. In addition, it requires fewer carrier signals and gate driver circuits.

Selection of Voltage Vectors in Three-Level Five-Phase Direct Torque Control for Performance Improvement

  • Tatte, Yogesh N.;Aware, Mohan V.
    • Journal of Power Electronics
    • /
    • v.16 no.6
    • /
    • pp.2162-2172
    • /
    • 2016
  • This paper presents a Direct Torque Control (DTC) strategy for the five-phase induction motor driven by a three-level five-phase inverter in order to improve the performance of the five-phase induction motor. In the proposed DTC technique, only 22 voltage vectors out of 243 available voltage vectors in a three-level five-phase inverter are selected and are divided in 10 sectors each with a width of $36^{\circ}$. The four different DTC combinations (DTC-I, II, III and IV) for a three-level five-phase induction motor drive are investigated for improving the performance of five-phase induction motor. All four of the DTC strategies utilize a combination of the same large and zero voltage vectors, but with different medium voltage vectors. Out of these four techniques, DTC-II gives the best performance when compared to the others. This DTC-II technique is analyzed in detail for improvements in the performance of five-phase induction motor in terms of torque ripple, x-y stator flux and Total Harmonics Distortion (THD) of the stator phase current when compared to its two-level counterparts. To verify the effectiveness of the proposed three-level five-phase DTC control strategy, a DSP based experimental system is build. Simulation and experimental results are provided in order to validate the proposed DTC technique.

Auxiliary Resonant Commutated Leg Snubber Linked 3-Level 3-Phase Voltage Source Soft-Switching Inverter

  • Yamamoto, Masayoshi;Sato, Shinji;Hiraki, Eiji;Nakaoka, Mutsuo
    • Journal of Power Electronics
    • /
    • v.3 no.2
    • /
    • pp.90-98
    • /
    • 2003
  • This paper presents a performance analysis in steady-state of a novel type Auxiliary Resonant Commutation Snubber-linked 3-level 3-phase voltage source soft switching inverter suitable and acceptable for high-power applications in comparison with other three types of 3-level 3-phase voltage source soft switching inverters. This soft switching inverter operation which can operate under a condition of Zero Voltage Switching (ZVS). The practical steady -state performances of this inverter are illustrated and evaluated on the basis of the experimental results.

SVPWM Strategies for Three-level T-type Neutral-point-clamped Indirect Matrix Converter

  • Tuyen, Nguyen Dinh;Phuong, Le Minh;Lee, Hong-Hee
    • Journal of Power Electronics
    • /
    • v.19 no.4
    • /
    • pp.944-955
    • /
    • 2019
  • In this paper, the three-level T-type neutral-point-clamped indirect matrix converter topology and the relative space vector modulation methods are introduced to improve the voltage transfer ratio and output voltage performance. The presented converter topology is based on combinations of cascaded-rectifier and three-level T-type neutral-point-clamp inverter. It can overcome the limitation of voltage transfer ratio of the conventional matrix converter and the high voltage rating of power switches of conventional matrix converter. Two SVPWM strategies for proposed converter are described in this paper to achieve the advantages features such as: sinusoidal input/output currents and three-level output voltage waveforms. Results from Psim 9.0 software simulation are provided to confirm the theoretical analysis. Hence, a laboratory prototype was implemented, and the experimental results are shown to validate the simulation results and to verify the effectiveness of the proposed topology and modulation strategies.

Research on the Mechanism of Neutral-point Voltage Fluctuation and Capacitor Voltage Balancing Control Strategy of Three-phase Three-level T-type Inverter

  • Yan, Gangui;Duan, Shuangming;Zhao, Shujian;Li, Gen;Wu, Wei;Li, Hongbo
    • Journal of Electrical Engineering and Technology
    • /
    • v.12 no.6
    • /
    • pp.2227-2236
    • /
    • 2017
  • In order to solve the neutral-point voltage fluctuation problem of three-phase three-level T-type inverters (TPTLTIs), the unbalance characteristics of capacitor voltages under different switching states and the mechanism of neutral-point voltage fluctuation are revealed. Based on the mathematical model of a TPTLTI, a feed-forward voltage balancing control strategy of DC-link capacitor voltages error is proposed. The strategy generates a DC bias voltage using a capacitor voltage loop with a proportional integral (PI) controller. The proposed strategy can suppress the neutral-point voltage fluctuation effectively and improve the quality of output currents. The correctness of the theoretical analysis is verified through simulations. An experimental prototype of a TPTLTI based on Digital Signal Processor (DSP) is built. The feasibility and effectiveness of the proposed strategy is verified through experiment. The results from simulations and experiment match very well.