• 제목/요약/키워드: Source-drain current

검색결과 249건 처리시간 0.032초

ELA 결정화와 SPC 결정화를 이용한 쇼트키 장벽 다결정 실리콘 박막 트랜지스터 (Schottky barrier Thin-Film-Transistors crystallized by Excimer laser annealing and solid phase crystallization method)

  • 신진욱;최철종;조원주
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2008년도 하계학술대회 논문집 Vol.9
    • /
    • pp.129-130
    • /
    • 2008
  • Polycrystalline silicon (poly-Si) Schottky barrier thin film transistors (SB-TFT) are fabricated by erbium silicided source/drain for n-type SB-TFT. High quality poly-Si film were obtained by crystallizing the amorphous Si film with excimer laser annealing (ELA) or solid phase crystallization (SPC) method. The fabricated poly-Si SB-TFTs have a large on/off current ratio with a low leakage current. Moreover, the electrical characteristics of poly-Si SB TFTs are significantly improved by the additional forming gas annealing in 2 % $H_2/N_2$, because the interface trap states at the poly-Si grain boundaries and at the gate oxide/poly-Si channel decreased.

  • PDF

전극 변화에 따른 CuPc Field-effect Transistor의 전기적 특성 (Electrical Properties of CuPc Field-effect Transistor with Different Electrodes)

  • 이호식;박용필;천민우
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2008년도 하계학술대회 논문집 Vol.9
    • /
    • pp.506-507
    • /
    • 2008
  • Organic field-effect transistors (OFETs) are of interest for use in widely area electronic applications. We fabricated a copper phthalocyanine (CuPc) based field-effect transistor with different metal electrode. The CuPc FET made a top-contact type and the substrate temperature was room temperature. The source and drain electrodes were used an Au and Al materials. The CuPc thickness was 40nm, and the channel length was $50{\mu}m$, channel device was width was 3mm. We observed a typical current-voltage (I-V) characteristics in CuPc FET with different electrode materials.

  • PDF

전극에 따른 CuPc Field-effect Transistor의 전기적 특성 (Electrical Properties of CuPc Field-effect Transistor with Different Electrodes)

  • 이호식;박용필;천민우
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2008년도 춘계학술대회 논문집
    • /
    • pp.12-13
    • /
    • 2008
  • Organic field-effect transistors (OFETs) are of interest for use in widely area electronic applications. We fabricated a copper phthalocyanine (CuPc) based field-effect transistor with different metal electrode. The CuPc FET device was made a top-contact type and the substrate temperature was room temperature. The source and drain electrodes were used an Au and Al materials. The CuPc thickness was 40nm, and the channel length was $50{\mu}m$, channel width was 3mm. We observed a typical current-voltage (I-V) characteristics in CuPc FET with different electrode materials.

  • PDF

도핑효과에 의한 L-shaped 터널링 전계효과 트랜지스터의 영향에 대한 연구 (Investigation on the Doping Effects on L-shaped Tunneling Field Effect transistors(L-shaped TFETs))

  • 심언성;안태준;유윤섭
    • 한국정보통신학회:학술대회논문집
    • /
    • 한국정보통신학회 2016년도 춘계학술대회
    • /
    • pp.450-452
    • /
    • 2016
  • 2차원 TCAD 시뮬레이션을 이용하여 L-shaped 터널링 전계효과 트랜지스터(Tunnel Field-Effect Transistor; TFET)의 도핑농도에 따른 효과를 조사했다. 소스 도핑이 $10^{20}cm^{-3}$ 이상에서 subthreshold swing (SS)이 가장 낮고, 드레인 도핑농도는 $10^{18}cm^{-3}$이하로 하는 것이 음전압에 생기는 누설전류를 막을 수 있다.

  • PDF

이중게이트 구조의 Junctionless FET 의 성능 개선에 대한 연구 (Development of Gate Structure in Junctionless Double Gate Field Effect Transistors)

  • 조일환;서동선
    • 전기전자학회논문지
    • /
    • 제19권4호
    • /
    • pp.514-519
    • /
    • 2015
  • 본 논문에서는 이중 게이트 junctionless MOSFET 의 성능 최적화를 위하여 다중 게이트 형태를 적용하여 평가한다. 금속 게이트들 사이의 일함수가 서로 다르므로 다중 게이트 구조를 적용할 경우 금속게이트 길이에 따라 소스와 드레인 주변의 전위를 조절할 수 있다. 동작 전류와 누설 전류 그리고 동작 전압은 게이트 구조에 의해 조절이 가능하며 이로 인한 동작 특성 최적화가 가능하다. 본 연구에서는 반도체 소자 시뮬레이션을 통하여 junctionless MOSFET 의 최적화를 구현하고 분석하는 연구를 수행 한다.

다양한 공정 방법으로 제작된 다결정 실리콘 박막 트랜지스터 단위 CMOS 회로의 특성 (Characteristics of Polycrystalline Silicon TFT Unitary CMOS Circuits Fabricated with Various Technology)

  • 유준석;박철민;전재홍;한민구
    • 대한전기학회논문지:전기물성ㆍ응용부문C
    • /
    • 제48권5호
    • /
    • pp.339-343
    • /
    • 1999
  • This paper reports the characteristics of poly-Si TFT unitary CMOS circuits fabricated with various techniques, in order to investigate the optimum process conditions. The active films were deposited by PECVD and LPCVD using $SiH_4\; and\; Si_2H_6$ as source gas, and annealed by SPC and ELA methods. The impurity doping of the oource and drain electrodes was performed by ion implantation and ion shower. In order to investigate the AC characteristics of the poly-Si TFTs processed with various methods, we have examined the current driving characteristics of the polt-Si TFT and the frequency characteristics of 23-stage CMOS ring oscillators. Ithas been observed that the circuits fabricated using $Si_2H_6$ with low-temperature process of ELA exhibit high switching speed and current driving performances, thus suitable for real application of large area electronics.

  • PDF

용액형 유기반도체를 이용한 고성능 포토트랜지스터 (High Performance Organic Phototransistors Based on Soluble Pentacene)

  • 김영훈;이용욱;한정인;한상면;한민구
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2007년도 Techno-Fair 및 추계학술대회 논문집 전기물성,응용부문
    • /
    • pp.79-80
    • /
    • 2007
  • A high performance organic phototransistor with dynamic range of 120 dB is demonstrated by employing soluble pentacene as a photo-sensing layer. The organic phototransistor used suspended source/drain (SSD) electrode structure, which provides a dark current level of ${\sim}10^{-14}$ A at positive gate bias. Under a steady-state illumination, the organic phototransistor exhibited a current modulation of $10^6$ compared to dark to give a dynamic range of 120 dB. These results suggest that the organic phototransistor based on TIPS pentacene can be a new premising candidate for low-cost and high-performance photo-sensing element for digital imaging applications.

  • PDF

금속 전극 변화에 따른 CuPc Field-effect Transistor의 전기적 특성 (Electrical Properties of CuPc Field-effect Transistor with Different Metal Electrodes)

  • 이호식;박용필
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2007년도 추계학술대회 논문집
    • /
    • pp.494-495
    • /
    • 2007
  • Organic field-effect transistors (OFETs) are of interest for use in widely area electronic applications. We fabricated a copper phthalocyanine (CuPc) based field-effect transistor with different metal electrode. The CuPc FET device was made a top-contact type and the substrate temperature was room temperature. The source and drain electrodes were used an Au and Al materials. The CuPc thickness was 40nm, and the channel length was $50{\mu}m$, channel width was 3mm. We observed a typical current-voltage (I-V) characteristics in CuPc FET with different electrode materials.

  • PDF

전동기 구동용 IGBT 소자의 열화 진단 (Deterioration Test of IGBT Devices in Motor Driver)

  • 안종곤;박순명;김태기;강주희
    • 한국철도학회:학술대회논문집
    • /
    • 한국철도학회 2008년도 추계학술대회 논문집
    • /
    • pp.400-405
    • /
    • 2008
  • Motor is energy converting system to generate mechanical force from electrical power and there are various typed motors in home, office, factory, vehicles, aircraft, shipping, etc. Recently in compliance with performance and reliability and the applications of variable speed motors with invert driver are expanded. Almost high power inverter have IGBT and IGBT's fault cause motor system fault. If we can calculate and foresee troubles of IGBT, we can protect accident caused by motor system fault. In this paper, the deterioration test method of IGBT devices is proposed and the test results of proposed method are shown by evaluated equipment. The basic concept of proposed method is current-voltage characteristic curve test between drain and source of IGBT in open state. The applied voltage type is ramp and it is confirmed that the current-voltage curvet pattern of IGBT in open state represents IGBT's deterioration state.

  • PDF

Linearity-Distortion Analysis of GME-TRC MOSFET for High Performance and Wireless Applications

  • Malik, Priyanka;Gupta, R.S.;Chaujar, Rishu;Gupta, Mridula
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제11권3호
    • /
    • pp.169-181
    • /
    • 2011
  • In this present paper, a comprehensive drain current model incorporating the effects of channel length modulation has been presented for multi-layered gate material engineered trapezoidal recessed channel (MLGME-TRC) MOSFET and the expression for linearity performance metrics, i.e. higher order transconductance coefficients: $g_{m1}$, $g_{m2}$, $g_{m3}$, and figure-of-merit (FOM) metrics; $V_{IP2}$, $V_{IP3}$, IIP3 and 1-dB compression point, has been obtained. It is shown that, the incorporation of multi-layered architecture on gate material engineered trapezoidal recessed channel (GME-TRC) MOSFET leads to improved linearity performance in comparison to its conventional counterparts trapezoidal recessed channel (TRC) and rectangular recessed channel (RRC) MOSFETs, proving its efficiency for low-noise applications and future ULSI production. The impact of various structural parameters such as variation of work function, substrate doping and source/drain junction depth ($X_j$) or negative junction depth (NJD) have been examined for GME-TRC MOSFET and compared its effectiveness with MLGME-TRC MOSFET. The results obtained from proposed model are verified with simulated and experimental results. A good agreement between the results is obtained, thus validating the model.