• 제목/요약/키워드: Single-phase multilevel inverter

검색결과 47건 처리시간 0.029초

고조파 저감을 위한 단상 NPC 멀티레벨 PWM 인버터의 LC트랩 필터 설계 (LC Trap Filter Design of Single Phase NPC Multi-Level PWM Inverters for Harmonic Reduction)

  • 김윤호;이재학;김수홍
    • 전력전자학회논문지
    • /
    • 제11권4호
    • /
    • pp.313-320
    • /
    • 2006
  • 본 논문에서는 단상 NPC 멀티레벨 인버터의 출력단 고조파 저감을 위한 LC 트랩 필터의 설계 방법을 제시하였고, 출력전압 THD와 출력전류 고조파 FFT 분석을 수행하였다. 제시된 LC 트랩 필터는 일반적인 LCR 필터와 종속 접속된 구조를 가지며, 스위칭 주파수에 동조되었다. 인버터 시스템은 고전력 응용에 적합한 NPC 멀티레벨 인버터를 사용하였으며, 제어기는 DSP(TMS320C31)을 사용하여 구성하였다. 제안된 시스템의 효용성은 시뮬레이션과 실험 결과를 통하여 증명하였다.

직렬통신을 이용한 H-브릿지 멀티레벨 인버터의 PWM 구현방법 (The Simplified PWM Method using Serial Communication in Cascaded H-Bridge Multilevel Inverter)

  • 박영민;유한승;이현원;이세현;이충동;유지윤
    • 전력전자학회논문지
    • /
    • 제9권6호
    • /
    • pp.620-627
    • /
    • 2004
  • H-브릿지 멀티레벨 인버터는 여러 개의 단상 Power Cell을 직렬로 연결함으로써 저전압 전력용 반도체를 사용하여 고전압을 얻을 수 있고, 정현파에 가까운 출력전압 파형을 얻을 수 있는 멀티레벨 인버터 토폴로지이다. 본 논문은 산업현장에서 신뢰성을 인정받아 많이 사용되고 있는 직렬통신 방식의 일종인 CAN통신 인터럽터를 이용한 H-브릿지 멀티레벨 인버터 Power Cell의 PU 동기화 및 위상전이 방법에 관한 것이다. 제안된 방법의 주요 장점은 주제어기와 셀 제어기 사이에 직렬통신(CAN)을 사용함으로써 주제어기와 셀 제어기의 신호선의 단순화, 주제어기의 부담 감소, Power Cell의 모듈화, 셀 단위의 보호동작 용이, 확장성 향상 그리고 제어 신호 및 Power Cell의 신뢰성을 향상에 있다. 13레벨로 구성된 H-브릿지 멀티레벨 인버터 시험을 통해 제안된 방법의 타당성과 신뢰성을 입증하였다.

Generalized Selective Harmonic Elimination Modulation for Transistor-Clamped H-Bridge Multilevel Inverter

  • Halim, Wahidah Abd.;Rahim, Nasrudin Abd.;Azri, Maaspaliza
    • Journal of Power Electronics
    • /
    • 제15권4호
    • /
    • pp.964-973
    • /
    • 2015
  • This paper presents a simple approach for the selective harmonic elimination (SHE) of multilevel inverter based on the transistor-clamped H-bridge (TCHB) family. The SHE modulation is derived from the sinusoidal voltage-angle equal criteria corresponding to the optimized switching angles. The switching angles are computed offline by solving transcendental non-linear equations characterizing the harmonic contents using the Newton-Raphson method to produce an optimum stepped output. Simulation and experimental tests are conducted for verification of the analytical solutions. An Altera DE2 field-programmable gate array (FPGA) board is used as the digital controller device in order to verify the proposed SHE modulation in real-time applications. An analysis of the voltage total harmonic distortion (THD) has been obtained for multiple output voltage cases. In terms of the THD, the results showed that the higher the number of output levels, the lower the THD due to an increase number of harmonic orders being eliminated.

Level Number Effect on Performance of a Novel Series Active Power Filter Based on Multilevel Inverter

  • Karaarslan, Korhan;Arifoglu, Birol;Beser, Ersoy;Camur, Sabri
    • Journal of Electrical Engineering and Technology
    • /
    • 제13권2호
    • /
    • pp.711-721
    • /
    • 2018
  • This paper presents a single-phase asymmetric half-bridge cascaded multilevel inverter based series active power filter (SAPF) for harmonic voltage compensation. The effect of level number on performance of the proposed SAPF is examined in terms of total harmonic distortion (THD) and system efficiency. Besides, the relationship between the level number and the number of switching device are compared with the other multilevel inverter topologies used in APF applications. The paper is also aimed to demonstrate the capability of the SAPF for compensating harmonic voltages alone, without using a passive power filter (PPF). To obtain the required output voltage, a new switching algorithm is developed. The proposed SAPF with levels of 7, 15 and 31 is used in both simulation and experimental studies and the harmonic voltages of the load connected to the point of common coupling (PCC) is compensated under two different loading conditions. Furthermore, very high system efficiency values such as 98.74% and 96.84% are measured in the experimental studies and all THD values are brought into compliance with the IEEE-519 Standard. As a result, by increasing the level number of the inverter, lower THD values can be obtained even under high harmonic distortion levels while system efficiency almost remains the same.

A Fault Diagnosis Method in Cascaded H-bridge Multilevel Inverter Using Output Current Analysis

  • Lee, June-Hee;Lee, June-Seok;Lee, Kyo-Beum
    • Journal of Electrical Engineering and Technology
    • /
    • 제12권6호
    • /
    • pp.2278-2288
    • /
    • 2017
  • Multilevel converter topologies are widely used in many applications. The cascaded H-bridge multilevel inverter (CHBMI), which is one of many multilevel converter topologies, has been introduced as a useful topology in high and medium power. However, it has a drawback to require a lot of switches. Therefore, the reliability of CHBMI is important factor for analyzing the performance. This paper presents a simple switch fault diagnosis method for single-phase CHBMI. There are two types of switch faults: open-fault and short-fault. In the open-fault, the body diode of faulty switch provides a freewheeling current path. However, when the short-fault occurs, the distortion of output current is different from that of the open-fault because it has an unavailable freewheeling current flow path due to a disconnection of fuse. The fault diagnosis method is based on the zero current time analysis according to zero-voltage switching states. Using the proposed method, it is possible to detect the location of faulty switch accurately. The PSIM simulation and experimental results show the effectiveness of proposed switch fault diagnosis method.

트랩필터를 갖는 NPC멀티레벨 인버터의 LCR필터 차단주파수 설정에 따른 출력특성 분석 (The Output Characteristics Analysis by Cut-off Frequency Set-up of the LCR Filter on NPC Multi-Level Inverter with Trap-Filter)

  • 김수홍;김윤호
    • 전기학회논문지
    • /
    • 제56권5호
    • /
    • pp.892-897
    • /
    • 2007
  • This paper presents the output filter design and the output characteristic analysis by cut-off frequency set up of the LCR filter on NPC multi-level inverter with trap-filter. The single-phase NPC three-level inverter operates at low switching frequency. The proposed LC trap filter is comprised of a conventional LCR output filter, by using LC trap filter the need for high damping resistor and low LC cut-off frequency is eliminated. Also. low damping resistor is increased the output filter system. The multilevel inverter system used NPC type inverter in proper system for high power application and controller is used DSP(TMS320C31). The effectiveness of proposed system confirmed the validity through SPICE simulation and experimental results.

Employing Multi-Phase DG Sources as Active Power Filters, Using Fuzzy Logic Controller

  • Ghadimi, Ali Asghar;Ebadi, Mazdak
    • Journal of Power Electronics
    • /
    • 제15권5호
    • /
    • pp.1329-1337
    • /
    • 2015
  • By placing distributed generation power sources beside a big nonlinear load, these sources can be used as a power quality enhancer, while injecting some active power to the network. In this paper, a new scheme to use the distributed generation power source in both operation modes is presented. In this scheme, a fuzzy controller is added to adjust the optimal set point of inverter between compensating mode and maximum active power injection mode, which works based on the harmonic content of the nonlinear load. As the high order current harmonics can be easily rejected using passive filters, the DG is used to compensate the low order harmonics of the load current. Multilevel transformerless cascade inverters are preferred in such utilization, as they have more flexibility in current/voltage waveform. The proposed scheme is simulated in MATLAB/SIMULINK to evaluate the circuit performance. Then, a 1kw single phase prototype of the circuit is used for experimental evaluation of the paper. Both simulative and experimental results prove that such a circuit can inject a well-controlled current with desired harmonics and THD, while having a smaller switching frequency and better efficiency, related to previous 3-phase inverter schemes in the literature.

A New Cascaded Multilevel Inverter Topology with Voltage Sources Arranged in Matrix Structure

  • Thamizharasan, S.;Baskaran, J.;Ramkumar, S.
    • Journal of Electrical Engineering and Technology
    • /
    • 제10권4호
    • /
    • pp.1552-1557
    • /
    • 2015
  • The paper unleashes a new idea to arrive at reduced switch count topological structures configured in the form of a matrix for a cascaded Multi level inverter (CMLI). The theory encircles to minimize the number of switches involved in the conduction path and there from acclaim reduced input current distortion, lower switching losses and electromagnetic interference. The focus extends to standardize the number of power devices required for reaching different levels of output voltage from the same architecture. It includes appropriate pulse width modulation (PWM) strategy to generate firing pulses and ensure the desired operation of the power modules. The investigative study carries with it MATLAB based simulation and experimental results obtained using suitable prototypes to illustrate the viability of the proposed concept. The promising nature of the performance projects a new dimension in the use of single phase MLIs for renewable energy related applications.

Low Cost FPGA-based Control Strategy for a Single Phase Stacked Multicell Converter

  • Aguillon-Gracia, Jacobo;Moon, Gun-Woo
    • 전력전자학회:학술대회논문집
    • /
    • 전력전자학회 2005년도 전력전자학술대회 논문집
    • /
    • pp.408-410
    • /
    • 2005
  • Multilevel converters have emerged like a new strategy for energy conversion from medium power to high power. The main characteristic of the topologies classified as multilevel, is the use of commutation devices connected in series, allowing the distribution of the voltage and reducing stress in the commutation switches. Stacked Multicell Converter (SMC), is classified as single-phase voltage source inverter(VSI). Due to the fact, the SMC generates a signal of alternating current of several levels of voltage of direct current. The following work will demonstrate the flexibility of the above mentioned topology using a low cost control circuit architecture.

  • PDF

Grid-Connected Photovoltaic System Based on a Cascaded H-Bridge Inverter

  • Rezaei, Mohammad-Ali;Iman-Eini, Hossein;Farhangi, Shahrokh
    • Journal of Power Electronics
    • /
    • 제12권4호
    • /
    • pp.578-586
    • /
    • 2012
  • In this paper a single-phase Cascaded H-Bridge (CHB) inverter for photovoltaic (PV) applications is presented. Based on the presented mathematical analysis, a novel controller is introduced which adjusts the inverter power factor (PF) and manipulates the distribution of the reactive power between the cells to enhance the operating range of the CHB inverter. The adopted control strategy enables tracking of the maximum power point (MPP) of distinct PV strings and allows independent control of the dc-link voltages. The proposed controller also enables the inverter to operate under heavily unbalanced PV conditions. The performance of the CHB inverter and the proposed controllers are evaluated in the PSCAD/EMTDC environment. A seven-level CHB-based grid connected laboratory prototype is also utilized to verify the system performance.