• 제목/요약/키워드: Semiconductor chip

검색결과 651건 처리시간 0.036초

하이브리드 MOSFET-CNTFET 기반 SRAM 디자인 방법에 관한 연구 (A Study on the Design Method of Hybrid MOSFET-CNTFET based SRAM)

  • 조근호
    • 전기전자학회논문지
    • /
    • 제27권1호
    • /
    • pp.65-70
    • /
    • 2023
  • 높은 캐리어 이동도, 큰 포화 속도, 낮은 고유 정전 용량, 유연성, 그리고 투명성을 장점으로 가진 CNTFET(Carbon NanoTube Field Effect Transistor) 10,000개 이상을 현존하는 반도체 디자인 절차와 공정 프로세서를 활용하여 하나의 반도체 칩에 집적하는데 성공하였다. 제작된 반도체 칩의 3차원 다층 구조와 다양한 CNTFET 생산 공정 연구는 기존 MOSFET과 CNTFET를 하나의 반도체 칩에 함께 사용하는 hybrid MOSFET-CNTFET 반도체 칩 제작에 대한 가능성을 보여주고 있다. 본 논문에서는 hybrid MOSFET-CNTFET을 활용한 6T binary SRAM을 디자인하는 방법에 대해 논하고자 한다. 기존 MOSFET SRAM 또는 CNTFET SRAM 디자인 방법을 활용하여 hybrid MOSFET-CNTFET SRAM을 디자인 하는 방법을 소개하고 그 성능을 기존 MOSFET SRAM 그리고 CNTFET SRAM과 비교하고자 한다.

미세 피치를 갖는 bare-chip 공정 및 시스템 개발 (The Development of Fine Pitch Bare-chip Process and Bonding System)

  • 심형섭;강희석;정훈;조영준;김완수;강신일
    • 반도체디스플레이기술학회지
    • /
    • 제4권2호
    • /
    • pp.33-37
    • /
    • 2005
  • Bare-chip packaging becomes more popular along with the miniaturization of IT components. In this paper, we have studied flip-chip process, and developed automated bonding system. Among the several bonding method, NCP bonding is chosen and batch-type equipment is manufactured. The dual optics and vision system aligns the chip with the substrate. The bonding head equipped with temperature and force controllers bonds the chip. The system can be easily modified fer other bonding methods such as ACF.

  • PDF

대기압 플라즈마 설비 개발 및 Flip Chip BGA 제조공정 적용 (Development of Atmospheric Pressure Plasma Equipment and It's Application to Flip Chip BGA Manufacturing Process)

  • 이기석;유선중
    • 반도체디스플레이기술학회지
    • /
    • 제8권2호
    • /
    • pp.15-21
    • /
    • 2009
  • Atmospheric pressure plasma equipment was successfully applied to the flip chip BGA manufacturing process to improve the uniformity of flux printing process. The problem was characterized as shrinkage of the printed flux layer due to insufficient surface energy of the flip chip BGA substrate. To improve the hydrophilic characteristics of the flip chip BGA substrate, remote DBD type atmospheric pressure plasma equipment was developed and adapted to the flux print process. The equipment enhanced the surface energy of the substrate to reasonable level and made the flux be distributed over the entire flip chip BGA substrate uniformly. This research was the first adaptation of the atmospheric pressure plasma equipment to the flip chip BGA manufacturing process and a lot of possible applications are supposed to be extended to other PCB manufacturing processes such as organic cleaning, etc.

  • PDF

칩마운터 구조물의 유연성을 고려한 위치와 진동 동시 제어 (Simultaneous Positioning and Vibration Control of Chip Mounter with Structural Flexibility)

  • 강민식
    • 반도체디스플레이기술학회지
    • /
    • 제12권1호
    • /
    • pp.53-59
    • /
    • 2013
  • Chip mounter which is used to pick chips from the pre-specified position and place them on the target location of PCB is an essential device in semiconductor and LCD industries. Quick and high precision positioning is the key technology needed to increase productivity of chip mounters. As increasing acceleration and deceleration of placing motion, structural vibration induced from inertial reactive force and flexibility of mounter structure becomes a serious problem degrading positioning accuracy. Motivated from these, this paper proposed a new control design algorithm which combines a mounter structure acceleration feedforward compensation and an extended sliding mode control for fine positioning and suppression of structural vibration, simultaneously. The feasibility of the proposed control design was verified along with some simulation results.

GHz EMI Characteristics of 3D Stacked Chip PDN with Through Silicon Via (TSV) Connections

  • Pak, Jun-So;Cho, Jong-Hyun;Kim, Joo-Hee;Kim, Ki-Young;Kim, Hee-Gon;Lee, Jun-Ho;Lee, Hyung-Dong;Park, Kun-Woo;Kim, Joung-Ho
    • Journal of electromagnetic engineering and science
    • /
    • 제11권4호
    • /
    • pp.282-289
    • /
    • 2011
  • GHz electromagnetic interference (EMI) characteristics are analyzed for a 3dimensional (3D) stacked chip power distribution network (PDN) with through silicon via (TSV) connections. The EMI problem is mostly raised by P/G (power/ground) noise due to high switching current magnitudes and high PDN impedances. The 3D stacked chip PDN is decomposed into P/G TSVs and vertically stacked capacitive chip PDNs. The TSV inductances combine with the chip PDN capacitances produce resonances and increase the PDN impedance level in the GHz frequency range. These effects depend on stacking configurations and P/G TSV designs and are analyzed using the P/G TSV model and chip PDN model. When a small size chip PDN and a large size chip PDN are stacked, the small one's impedance is more seriously affected by TSV effects and shows higher levels. As a P/G TSV location is moved to a corner of the chip PDNs, larger PDN impedances appear. When P/G TSV numbers are enlarged, the TSV effects push the resonances to a higher frequency range. As a small size chip PDN is located closer to the center of a large size chip PDN, the TSV effects are enhanced.

Low-Power 512-Bit EEPROM Designed for UHF RFID Tag Chip

  • Lee, Jae-Hyung;Kim, Ji-Hong;Lim, Gyu-Ho;Kim, Tae-Hoon;Lee, Jung-Hwan;Park, Kyung-Hwan;Park, Mu-Hun;Ha, Pan-Bong;Kim, Young-Hee
    • ETRI Journal
    • /
    • 제30권3호
    • /
    • pp.347-354
    • /
    • 2008
  • In this paper, the design of a low-power 512-bit synchronous EEPROM for a passive UHF RFID tag chip is presented. We apply low-power schemes, such as dual power supply voltage (VDD=1.5 V and VDDP=2.5 V), clocked inverter sensing, voltage-up converter, I/O interface, and Dickson charge pump using Schottky diode. An EEPROM is fabricated with the 0.25 ${\mu}m$ EEPROM process. Power dissipation is 32.78 ${\mu}W$ in the read cycle and 78.05 ${\mu}W$ in the write cycle. The layout size is 449.3 ${\mu}m$ ${\times}$ 480.67 ${\mu}m$.

  • PDF

A Disposable BioChip for Single Cell Manipulation

  • Yoon, Euisik
    • 한국반도체및디스플레이장비학회:학술대회논문집
    • /
    • 한국반도체및디스플레이장비학회 2004년도 International Symposium
    • /
    • pp.1-15
    • /
    • 2004
  • o Various microfluidic components including mixromixers and micropumps have been developed for disposable biochip applications. o Single cell capturing, positioning and nanoliter drug injection chip has been demostrated. o Multi-channel, two-dimensional micro-well array has been fabricated and cell capturing and specific reagent injection have been performed.

  • PDF

리드 온 칩 패키징 기술을 이용하여 조립된 반도체 제품에서 패시베이션 박막의 TC 신뢰성에 영향을 미치는 요인들 (Factors to Influence Thermal-Cycling Reliability of Passivation Layers in Semiconductor Devices Utilizing Lead-on-Chip (LOC) Die Attach Technique)

  • 이성민;이성란
    • 한국재료학회지
    • /
    • 제19권5호
    • /
    • pp.288-292
    • /
    • 2009
  • This article shows various factors that influence the thermal-cycling reliability of semiconductor devices utilizing the lead-on-chip (LOC) die attach technique. This work details how the modification of LOC package design as well as the back-grinding and dicing process of semiconductor wafers affect passivation reliability. This work shows that the design of an adhesion tape rather than a plastic package body can play a more important role in determining the passivation reliability. This is due to the fact that the thermal-expansion coefficient of the tape is larger than that of the plastic package body. Present tests also indicate that the ceramic fillers embedded in the plastic package body for mechanical strengthening are not helpful for the improvement of the passivation reliability. Even though the fillers can reduce the thermal-expansion of the plastic package body, microscopic examinations show that they can cause direct damage to the passivation layer. Furthermore, experimental results also illustrate that sawing-induced chipping resulting from the separation of a semiconductor wafer into individual devices might develop into passivation cracks during thermal-cycling. Thus, the proper design of the adhesion tape and the prevention of the sawing-induced chipping should be considered to enhance the passivation reliability in the semiconductor devices using the LOC die attach technique.

반도체 Package 공정에서 MCP(Multi-chip Package)의 Layer Sequence 제약을 고려한 스케쥴링 방법론 (Scheduling Methodology for MCP(Multi-chip Package) with Layer Sequence Constraint in Semiconductor Package)

  • 정영현;조강훈;정유인;박상철
    • 한국시뮬레이션학회논문지
    • /
    • 제26권1호
    • /
    • pp.69-75
    • /
    • 2017
  • MCP(Multi-chip Package)는 두 개 이상의 Chip을 적층하여 하나의 패키지로 합친 제품이다. MCP를 만들기 위해서는 두 개 이상의 Chip이 동일한 Substrate에 적층되기 때문에 다수의 조립 공정이 필요하다. Package 공정에서는 Lot들이 동일한 특성을 가지는 Chip으로 구성되고 MCP를 구성하는 Chip의 특성은 Layer sequence에 의해 결정된다. MCP 생산 공정에서 WIP Balance 뿐만 아니라 Throughput을 달성하기 위해서는 Chip의 Layer sequence가 중요하다. 본 논문에서는 Chip들의 Layer sequence의 제약 조건을 고려한 스케쥴링 방법론을 제안한다.

미세 피치를 갖는 bare-chip 공정 및 시스템 개발

  • 강희석;정훈;조영준;김완수;강신일;심형섭
    • 한국반도체및디스플레이장비학회:학술대회논문집
    • /
    • 한국반도체및디스플레이장비학회 2005년도 춘계 학술대회
    • /
    • pp.79-83
    • /
    • 2005
  • IT 기술, 반도체 산업 등의 급격한 발전에 힘입어 최근의 첨단 전자, 통신제품은 초경량 초소형화와 동시에 고기능 복합화의 발전 추세를 보이고 있다. 이런 추세에 발맞추어 전자제품, 통신제품의 핵심적인 부품인 IC chip도 소형화되고 있다. IC chip 패키징 기술의 하나인 Filp Chip Package는 Module Substrate 위에 Chip Surface를 Bumping 시킴으로서 최단의 접속길이와 저열저항, 저유전율의 특성도 가지면서 초소형에 높은 수율의 저 원가생산성을 갖는 첨단의 패키징 기술이다. 이런 패키징 기술은 수요증가와 더불어 폭발적으로 늘어나고 있으나 까다로운 공정기술에 의해 아직 여러 회사에서 장비가 출시되고 있지 못한 상태이다. 이에 본 연구에서는 최근 수요가 증가하는 LCD Driver IC용 COF 장비를 위한 Flip chip Bonding 장비 및 시스템을 설계, 제작하였다.

  • PDF