• Title/Summary/Keyword: SOI wafer

Search Result 125, Processing Time 0.023 seconds

A study on pre-bonding mechanism of Si wafer at HF pre-treatment (HF 전처리시 실리콘 기판의 초기접합 메카니즘에 관한 연구)

  • Kang, Kyung-Doo;Park, Chin-Sung;Lee, Chae-Bong;Ju, Byung-Kwon;Chung, Gwiy-Sang
    • Proceedings of the KIEE Conference
    • /
    • 1999.07g
    • /
    • pp.3313-3315
    • /
    • 1999
  • Si direct bonding(SDB) technology is very attractive for both Si-on-insulator(SOI) electric devices and MEMS applications because of its stress free structure and stability. This paper presents on pre-bonding according to HF pre-treatment conditions in Si wafer direct bonding. The characteristics of bonded sample were measured under different bonding conditions of HF concentration, and applied pressure. The bonding strength was evaluated by tensile strength method. The bonded interface and the void were analyzed by using SEM and IR camera respectively. A bond characteristic on the interface was analyzed by using IT- IR. Si-F bonds on Si surface after HF pre-treatment are replaced by Si-OH during a DI water rinse. Consequently, hydrophobic wafer was bonded by hydrogen bonding of Si $OH{\cdots}(HOH{\cdots}HOH{\cdots}HOH){\cdots}OH-Si$. The bond strength depends on the HF pre-treatment condition before pre- bonding (Min:$2.4kgf/crn^2{\sim}Max:14.9kgf/crn^2$)

  • PDF

A study on pre-bonding of Si wafer direct bonding at HF pre-treatment (HF 전처리시 Si기판 직접접합의 초기접합에 관한 연구)

  • Chung, Gwiy-Sang;Kang, Kyung-Doo
    • Journal of Sensor Science and Technology
    • /
    • v.9 no.2
    • /
    • pp.134-140
    • /
    • 2000
  • Si wafer direct bonding(SDB) technology is very attractive for both Si-on-insulator(SOI) electronic devices and MEMS applications. This paper presents on pre-bonding according to HF pre-treatment conditions in Si wafer direct bonding. The characteristics of bonded sample were measured under different bonding conditions of HF concentration and applied pressure. The bonding strength was evaluated by tensile strength method. A bond characteristic on the interface was analyzed by using FT-IR, and surface roughness according to HF concentration was analyzed by AFM. Si-F bonds on Si surface after HF pre-treatment are replaced by Si-OH during a DI water rinse. Consequently, hydrophobic wafer was bonded by hydrogen bonding of Si-OH$\cdots$(HOH$\cdots$HOH$\cdots$HOH)$\cdots$OH-Si. The pre-bonding strength depends on the HF pre-treatment condition before pre-bonding. (Min : $2.4kgf/cm^2{\sim}$Max : $14.9kgf/cm^2$)

  • PDF

Poly-Si MFM (Multi-Functional-Memory) with Channel Recessed Structure

  • Park, Jin-Gwon;Jo, Won-Ju
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2012.02a
    • /
    • pp.156-157
    • /
    • 2012
  • 단일 셀에서 비휘발성 및 고속의 휘발성 메모리를 모두 구동할 수 있는 다기능 메모리는 모바일 기기 및 embedded 장치의 폭발적인 성장에 있어 그 중요성이 커지고 있다. 따라서 최근 이러한 fusion기술을 응용한 unified RAM (URAM)과 같은 다기능 메모리의 연구가 주목 받고 있다. 이러한 다목적 메모리는 주로 silicon on insulator (SOI)기반의 1T-DRAM과 SONOS기술 기반의 비휘발성 메모리의 조합으로 이루어진다. 하지만 이런 다기능 메모리는 주로 단결정기반의 SOI wafer 위에서 구현되기 때문에 값이 비싸고 사용범위도 제한되어 있다. 따라서 이러한 다기능메모리를 다결정 실리콘을 이용하여 제작한다면 기판에 자유롭게 메모리 적용이 가능하고 추후 3차원 적층형 소자의 구현도 가능하기 때문에 다결정실리콘 기반의 메모리 구현은 필수적이라고 할 수 있겠다. 본 연구에서는 다결정실리콘을 이용한 channel recessed구조의 다기능메모리를 제작하였으며 각 1T-DRAM 및 NVM동작에 따른 memory 특성을 살펴보았다. 실험에 사용된 기판은 상부 비정질실리콘 100 nm, 매몰산화층 200 nm의 SOI구조의 기판을 이용하였으며 고상결정화 방법을 이용하여 $600^{\circ}C$ 24시간 열처리를 통해 결정화 시켰다. N+ poly Si을 이용하여 source/drain을 제작하였으며 RIE시스템을 이용하여 recessed channel을 형성하였다. 상부 ONO게이트 절연막은 rf sputter를 이용하여 각각 5/10/5 nm 증착하였다. $950^{\circ}C$ N2/O2 분위기에서 30초간 급속열처리를 진행하여 source/drain을 활성화 하였다. 계면상태 개선을 위해 $450^{\circ}C$ 2% H2/N2 분위기에서 30분간 열처리를 진행하였다. 제작된 Poly Si MFM에서 2.3V, 350mV/dec의 문턱전압과 subthreshold swing을 확인할 수 있었다. Nonvolatile memory mode는 FN tunneling, high-speed 1T-DRAM mode에서는 impact ionization을 이용하여 쓰기/소거 작업을 실시하였다. NVM 모드의 경우 약 2V의 memory window를 확보할 수 있었으며 $85^{\circ}C$에서의 retention 측정시에도 10년 후 약 0.9V의 memory window를 확보할 수 있었다. 1T-DRAM 모드의 경우에는 약 $30{\mu}s$의 retention과 $5{\mu}A$의 sensing margin을 확보할 수 있었다. 차후 engineered tunnel barrier기술이나 엑시머레이저를 이용한 결정화 방법을 적용한다면 device의 특성향상을 기대할 수 있을 것이다. 본 논문에서는 다결정실리콘을 이용한 다기능메모리를 제작 및 메모리 특성을 평가하였다. 제작된 소자의 단일 셀 내에서 NVM동작과 1T-DRAM동작이 모두 가능한 것을 확인할 수 있었다. 다결정실리콘의 특성상 단결정 SOI기반의 다기능 메모리에 비해 낮은 특성을 보여주었으나 이는 결정화방법, high-k절연막 적용 및 engineered tunnel barrier를 적용함으로써 해결 가능하다고 생각된다. 또한 sputter를 이용하여 저온증착된 O/N/O layer에서의 P/E특성을 확인함으로써 glass위에서의 MFM구현의 가능성도 확인할 수 있었으며, 차후 system on panel (SOP)적용도 가능할 것이라고 생각된다.

  • PDF

Development of a MEMS Resonant Accelerometer Based on Robust Structural Design (강건 구조설계에 기반한 미소 공진형 가속도계의 개발)

  • Park, U-Sung;Boo, Sang-Pil;Park, Soo-Young;Kim, Do-Hyung;Song, Jin-Woo;Jeon, Jong-Up;Kim, Joon-Won
    • Journal of Sensor Science and Technology
    • /
    • v.21 no.2
    • /
    • pp.114-120
    • /
    • 2012
  • This paper describes the design, fabrication and testing of a micromachined resonant accelerometer consisting of a symmetrical pair of proof masses and double-ended tuning fork(DETF) oscillators. Under the external acceleration along the input axis, the proof mass applies forces to the oscillators, which causes a change in their resonant frequency. This frequency change is measured to indicate the applied acceleration. Pivot anchor and leverage mechanisms are adopted in the accelerometer to generate larger force from a proof mass under certain acceleration, which enables increasing its scale factor. Finite element method analyses have been conducted to design the accelerometer and a silicon on insulator(SOI) wafer with a substrate glass wafer was used for fabricating it. The fabricated accelerometer has a scale factor of 188 Hz/g, which is shown to be in agreement with analysis results.

Analysis in Capacitor of Microaccelerometer Sensor Using Tunnelling Current Effect (턴널링 전류효과를 이용한 마이크로가속도 센서의 축전기부 해석)

  • Kim, O.S.
    • Journal of Power System Engineering
    • /
    • v.3 no.4
    • /
    • pp.57-62
    • /
    • 1999
  • The microaccelerometer using a tunnelling current effect concept has the potential of high performance, although it requires slightly complex signal-processing circuit for servo-system. The paddle of micro accelerometer is pulled to have the gap width of about 2nm which almost allows the flow tunnelling current. This paper demonstrates at capacitor of microaccelerometer the use of the coupled thermo-electric analysis for voltage, current, heat flux and Joule heating then tunnelling current flows. Two electrodes are applied to the microaccelerometer producing a unform difference of temperature gradient and electric potential between the paddle and the substrate.

  • PDF

Characterization of SOI Wafers Fabricated by a Modified Direct Bonding Technology

  • Kim, E.D.;Kim, S.C.;Park, J.M.;Kim, N.K.;Kostina, L.S.
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2000.04b
    • /
    • pp.47-51
    • /
    • 2000
  • A modified direct bonding technique employing a wet chemical deposition of $SiO_2$ film on a wafer surface to be bonded is proposed for the fabrication of Si-$SiO_2$-Si structures. Structural and electrical quality of the bonded wafers is studied. Satisfied insulating properties of interfacial $SiO_2$ layers are demonstrated. Elastic strain caused by surface morphology is investigated. The diminution of strain in the grooved structures is semi-quantitatively interpreted by a model considering the virtual defects distributed over the interfacial region.

  • PDF

Dependence of Nanotopography Impact on Fumed Silica and Ceria Slurry Added with Surfactant for Shallow Trench Isolation Chemical Mechanical Polishing

  • Cho, Kyu-Chul;Jeon, Hyeong-Tag;Park, Jea-Gun
    • Korean Journal of Materials Research
    • /
    • v.16 no.5
    • /
    • pp.308-311
    • /
    • 2006
  • The purpose of this study is to investigate the difference of the wafer nanotopography impact on the oxide-film thickness variation between the STI CMP using ceria slurry and STI CMP using fumed silica slurry. The nanotopography impact on the oxide-film thickness variation after STI CMP using ceria slurry is 2.8 times higher than that after STI CMP using fumed silica slurry. It is attributed that the STI CMP using ceria slurry follows non-Prestonian polishing behavior while that using fumed silica slurry follows Prestonian polishing behavior.

Method of manufacturing and characteristics of a functional AFM cantilever (기능성 원자간력 현미경 캔틸레버 제조 방법과 특성)

  • Suh Moon Suhk;Lee Churl Seung;Lee Kyoung Il;Shin Jin-Koog
    • 정보저장시스템학회:학술대회논문집
    • /
    • 2005.10a
    • /
    • pp.56-58
    • /
    • 2005
  • To illustrate an application of the field effect transistor (FET) structure, this study suggests a new cantilever, using atomic force microscopy (AFM), for sensing surface potentials in nanoscale. A combination of the micro-electromechanical system technique for surface and bulk and the complementary metal oxide semiconductor process has been employed to fabricate the cantilever with a silicon-on-insulator (SOI) wafer. After the implantation of a high-ion dose, thermal annealing was used to control the channel length between the source and the drain. The basic principle of this cantilever is similar to the FET without a gate electrode.

  • PDF

The Fabrications of Vertical Trench Hall-Effect Device for Non-contact Angular Position Sensing Applications (비 접촉 각도 센서 응용을 위한 수직 Hall 소자의 제작)

  • Park, Byung-Hwee;Jung, Woo-Chul;Nam, Tae-Chul
    • Proceedings of the KIEE Conference
    • /
    • 2002.11a
    • /
    • pp.251-253
    • /
    • 2002
  • We have fabricated a novel Vertical Trench Hall-Effect Device sensitive to the magnetic field parallel to the sensor chip surface for non-contact angular position sensing applications. The Vertical Trench Hall-Effect Device is built on SOI wafer which is produced by silicon direct bonding technology using bulk micromachining, where buried $SiO_2$ layer and surround trench define active device volume. Sensitivity up to 150 V/AT is measured.

  • PDF

Fabrication of Tern bit level SONOS F1ash memories (테라비트급 SONOS 플래시 메모리 제작)

  • Kim, Joo-Yeon;Kim, Byun-Cheul;Seo, Kwang-Yell;Kim, Jung-Woo
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2006.06a
    • /
    • pp.26-27
    • /
    • 2006
  • To develop tera-bit level SONOS flash memories, SONOS unit memory and 64 bit flash arrays are fabricated. The unit cells have both channel length and width of 30nm. The NAND & NOR arrays are fabricated on SOI wafer and patterned by E-beam. The unit cells represent good write/erase characteristics and reliability characteristics. SSL-NOR array have normal write/erase operation. These researches are leading the realization of Tera-bit level non-volatile nano flash memory.

  • PDF