• 제목/요약/키워드: Phase Locked Loop (PLL)

검색결과 415건 처리시간 0.025초

거리 측정용 주파수 변조 연속파 레이더 개발에 관한 연구 (A study on the Development of Frequency Modulated Continuous Wave Radar for Distance Measurement)

  • 박동국;한태경;이현수
    • 한국마린엔지니어링학회:학술대회논문집
    • /
    • 한국마린엔지니어링학회 2005년도 전기학술대회논문집
    • /
    • pp.1005-1010
    • /
    • 2005
  • In this paper, it is presented a frequency modulated continuous wave radar (FMCW) for distance measurement. The frequency range is $10{\sim}11$ GHz and the sweep time of the signal is 100 ms. The test target is 0.8 m2 of metal plate. The experiment is performed in open ground and the pyramidal horn antenna of about 22 dBi gain is used. The beat frequency according to the target moving to 40 m is measured. There is a good agreement between measured and calculated results. But the resolution of the FMCW radar is not good such as about 10 cm. It is result from the nonlinear signal of voltage controlled oscillator (VCO). To improve the nonlinear characteristic of VCO, a high pass filter and phase locked loop (PLL) frequency synthesizer are included in the radar system.

  • PDF

컨번터에 의한 자기제어형 영구자석 동기전동기의 PLL 속도제어 (Phase-Locked Loop Speed Control system of Converter-fed Self-Controlled PMSM)

  • 윤병도;김윤호;최원범;이영재
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 1990년도 하계학술대회 논문집
    • /
    • pp.332-335
    • /
    • 1990
  • A digital phase-locked loop speed control system of a self-controlled permanent magnet synchronous mortar fed by a voltage source inverter is presented. This paper discribes the hardware and software design of the system. Variable speed control system for self-controlled permanent magnet synchronous motor is proposed. Simulation results demonstrate the validity of proposed methods. This proposed control technique is implemented by using a microprocessor-based system.

  • PDF

적응 역기전력 추정기와 개선된 순시 무효전력 보상기를 이용한 돌극형 영구자석 전동기의 센서리스 제어 (A Sensorless Control of IPMSM using the Adaptive Back-EMF Estimator and Improved Instantaneous Reactive Power Compensator)

  • 이준민;홍주훈;김영석
    • 전기학회논문지
    • /
    • 제65권5호
    • /
    • pp.794-803
    • /
    • 2016
  • This paper propose a sensorless control system of IPMSM with a adaptive back-EMF estimator and improved instantaneous reactive power compensator. A saliency-based back-EMF is estimated by using the adaptive algorithm. The estimated back-EMF is inputted to the phase locked loop(PLL) and the improved instantaneous reactive power(IRP) compensator for estimating the position/speed of the rotor and compensating the error components between the estimated and the actual position, respectively. The stability of the proposed system is achieved through Popov's hyper stability criteria. The validity of proposed algorithm is verified by the simulations and experiments.

계통 전압의 고조파 왜곡 및 3상 불평형 조건에서 최적 FFT를 이용한 향상된 위상 검출 기법 (Improved Phase-Locked Loop Algorithm based on Optimized FFT under Distorted and Unbalanced Grid Voltage)

  • 김현수;김경화
    • 전력전자학회:학술대회논문집
    • /
    • 전력전자학회 2014년도 전력전자학술대회 논문집
    • /
    • pp.494-495
    • /
    • 2014
  • 계통에 분산전원을 연계하여 운용하는 경우 인버터는 일반적으로 계통 전압의 위상 정보를 필요로 한다. 그러나 계통 전압의 불평형 또는 왜곡 조건은 계통 위상각 검출에 영향을 주어 정확성을 감소시킨다. 본 논문에서는 계통전압이 왜곡되거나 불평형 상태에서도 위상각 정보를 정확하고 신속하게 검출하기 위해 고속 푸리에 변환을 이용한 새로운 PLL (Phase-Locked Loop) 기법을 제안한다. 제안된 기법은 샘플링 속도와 변환할 시간 범위를 최적화하여 최소한의 연산으로 계통 전압의 위상을 계산한다. 제안된 기법의 타당성이 시뮬레이션을 통해 입증된다.

  • PDF

PLL 알고리즘을 사용한 단상 및 3상 계통연계형 인버터의 동기화 기법 (Synchronization Techniques for Single-Phase and Three-Phase Grid Connected Inverters using PLL Algorithm)

  • 전태원;이홍희;김흥근;노의철
    • 전력전자학회논문지
    • /
    • 제16권4호
    • /
    • pp.309-316
    • /
    • 2011
  • 태양광 발전시스템 등에서 전력을 공급하기 위한 계통연계 인버터에서 계통전압의 동기화를 위하여 PLL시스템이 많이 사용되어 왔다. 본 논문은 단상 및 3상 계통연계 인버터의 동기화 성능을 향상시키기 위하여 루프필터 및 PI 제어기가 없는 PLL 알고리즘을 제시한다. 단상 또는 3상 계통전압으로 유도한 2상 전압을 사용하여 위상 검출기 출력이 직류성분만 있으면서 동기화되었을 때 0이 되도록 궤환신호를 결정한다. 소신호 해석방법으로 비례제어기를 사용한 PLL시스템을 모델링하여 안정도 및 정상상태 오차를 관찰한다. 시뮬레이션 및 실험결과를 통하여 제시한 PLL알고리즘의 타당성을 확인한다.

위성통신 시스템용 위상 고정 루프 주파수 합성기의 위상 잡음 예측 모델 (Phase Noise Prediction of Phase-Locked Loop frequency Synthesizer for Satellite Communication System)

  • 김영완;박동철
    • 한국전자파학회논문지
    • /
    • 제14권8호
    • /
    • pp.777-786
    • /
    • 2003
  • 본 논문에서는 위성통신에서 사용되는 주파수 합성형 발진기에 대한 위상 잡음원을 분석하고, 주파수 합성기 출력 신호의 위상 잡음 스펙트럼 분포를 보다 더 정확히 예측할 수 있는 위상 잡음 모델을 제안하였다 기준 발진기 및 전압 제어 발진기 출력 주파수를 분주하는 분주기의 위상 잡음을 해석하고, 기준 발진기와 전압 제어 발진기 위상 잡음은 Leeson 모델을 이용하여 1/f$^2$ 이외에 다른 기울기 특성을 갖는 위상 잡음 성분들을 모델링하였다. PLL 발진기에서 각 구성 요소들에 의해 발생되거나 더해지는 잡음은 유용한 신호에 비하여 매우 작으므로 중첩의 원리를 적용하고, 선형 시스템 영역에서 주파수 합성기 회로를 해석하였다. 정립된 위상 예측 모델을 기만으로 주파수 합성기 구성 형태에 따라 각 구성 요소들의 위상 잡음 모델을 적용하여 위성통신용 주파수 합성기의 위상 잡음 스펙트럼 특성을 예측하고, 주파수 합성기를 제작하여 예측 모델과 비교 평가하였다.

INS 속도 정보를 사용한 GPS 반송파 추적 루프의 성능 향상 (Performance Improvement of INS Velocity-aided GPS Carrier Tracking Loop)

  • 김정원;이상정;황동환
    • 제어로봇시스템학회논문지
    • /
    • 제12권8호
    • /
    • pp.739-745
    • /
    • 2006
  • This paper presents performance improvement of the INS velocity-adided GPS carier tracking loop. To this end, INS velocity-aided GPS carrier tracking loop was modeled as a feedfoward and a feedback loop system. In the phase tracking loop, it was shown that the tracking error caused by the dynamic motion of the vehicle can be compensated with the aiding of the INS information irrespective of the loop order and bandwidth. However, the signal trcking error increases as the INS error increases. It was also shown that in order to remove the tracking error caused by INS bias error, more than or equal to 2nd order PLL should be used. Experiments were carried out and the experimental results were compared with the analysis results.

Enhanced Dynamic Response of SRF-PLL System for High Dynamic Performance during Voltage Disturbance

  • Choi, Hyeong-Jin;Song, Seung-Ho;Jeong, Seung-Gi;Choi, Ju-Yeop;Choy, Ick
    • Journal of Power Electronics
    • /
    • 제11권3호
    • /
    • pp.369-374
    • /
    • 2011
  • Usually, a LPF (low pass filter) is used in the feedback loop of a SRF (synchronous reference frame) - PLL (phase locked loop) system because the measured grid voltage contains harmonic distortions and sensor noises. In this paper, it is shown that the cut-off frequency of the LPF should be designed to suppress the harmonic ripples contained in the measured voltage. Also, a new design method for the loop gain of the PI-type controller in the SRF-PLL is proposed with consideration of the dynamics of the LPF. As a result, a better transient response can be obtained with the proposed design method. The LPF frequency and the PI controller gain are designed in coordination according to the steady state and dynamic performance requirements. Furthermore, in the proposed method, the controller gain and the LPF cut-off frequency are changed from their normal value to a transient value when a voltage disturbance is detected. This paper shows the feasibility and usefulness of the proposed methods through the computer simulations and experimental results.

A Multiphase Compensation Method with Dynamic Element Matching Technique in Σ-Δ Fractional-N Frequency Synthesizers

  • Chen, Zuow-Zun;Lee, Tai-Cheng
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제8권3호
    • /
    • pp.179-192
    • /
    • 2008
  • A multiphase compensation method with mismatch linearization technique, is presented and demonstrated in a $\Sigma-\Delta$ fractional-N frequency synthesizer. An on-chip delay-locked loop (DLL) and a proposed delay line structure are constructed to provide multiphase compensation on $\Sigma-\Delta$ quantizetion noise. In the delay line structure, dynamic element matching (DEM) techniques are employed for mismatch linearization. The proposed $\Sigma-\Delta$ fractional-N frequency synthesizer is fabricated in a $0.18-{\mu}m$ CMOS technology with 2.14-GHz output frequency and 4-Hz resolution. The die size is 0.92 mm$\times$1.15 mm, and it consumes 27.2 mW. In-band phase noise of -82 dBc/Hz at 10 kHz offset and out-of-band phase noise of -103 dBc/Hz at 1 MHz offset are measured with a loop bandwidth of 200 kHz. The settling time is shorter than $25{\mu}s$.

루프인식 속도를 개선한 300MHz PLL의 설계 및 제작 (A 300MHz CMOS phase-locked loop with improved pull-in process)

  • 이덕민;정민수;김보은;최동명;김수원
    • 전자공학회논문지A
    • /
    • 제33A권10호
    • /
    • pp.115-122
    • /
    • 1996
  • A 300MHz PLL including FVC (frequency to voltage converter) is designed and fabricated in 0.8$\mu$m CMOS process. In this design, a FVC and a 2nd - order passive filter are added to the conventional charge-pump PLL to improve the acquisition time. The dual-rijng VCO(voltage controlled oscillator) realized in this paper has a frequency range form 208 to 320MHz. Integrated circuits have been fully tested and analyzed in detail and it is proved that pull-in speed is enhanced with the use fo FVC. In VCO range from 230MHz to 310MHz, experimental results show that realized PLL exhibits 4 times faster pull-in speed than that of conventional PLL.

  • PDF