• Title/Summary/Keyword: Metal Gate

Search Result 569, Processing Time 0.022 seconds

Thin Film Transistor with Transparent ZnO as active channel layer (투명 ZnO를 활성 채널층으로 하는 박막 트랜지스터)

  • Shin Paik-Kyun
    • The Transactions of the Korean Institute of Electrical Engineers C
    • /
    • v.55 no.1
    • /
    • pp.26-29
    • /
    • 2006
  • Transparent ZnO thin films were prepared by KrF pulsed laser deposition (PLD) technique and applied to a bottom-gate type thin film transistor device as an active channel layer. A high conductive crystalline Si substrate was used as an metal-like bottom gate and SiN insulating layer was then deposited by LPCVD(low pressure chemical vapour deposition). An aluminum layer was then vacuum evaporated and patterned to form a source/drain metal contact. Oxygen partial pressure and substrate temperature were varied during the ZnO PLD deposition process and their influence on the thin film properties were investigated by X-ray diffraction(XRD) and Hall-van der Pauw method. Optical transparency of the ZnO thin film was analyzed by UV-visible phometer. The resulting ZnO-TFT devices showed an on-off ration of $10^6$ and field effect mobility of 2.4-6.1 $cm^2/V{\cdot}s$.

CMOS Binary Image Sensor Using Double-Tail Comparator with High-Speed and Low-Power Consumption

  • Kwen, Hyeunwoo;Jang, Junyoung;Choi, Pyung;Shin, Jang-Kyoo
    • Journal of Sensor Science and Technology
    • /
    • v.30 no.2
    • /
    • pp.82-87
    • /
    • 2021
  • In this paper, we propose a high-speed, low-power complementary metal-oxide semiconductor (CMOS) binary image sensor featuring a gate/body-tied (GBT) p-channel metal-oxide-semiconductor field-effect transistor (PMOSFET)-type photodetector based on a double-tail comparator. The GBT photodetector forms a structure in which the floating gate (n+ polysilicon) and body of the PMOSFET are tied, and amplifies the photocurrent generated by incident light. The double-tail comparator compares the output signal of a pixel against a reference voltage and returns a binary signal, and it exhibits improved power consumption and processing speed compared with those of a conventional two-stage comparator. The proposed sensor has the advantages of a high signal processing speed and low power consumption. The proposed CMOS binary image sensor was designed and fabricated using a standard 0.18 ㎛ CMOS process.

Size Scaling에 따른 Gate-All-Around Silicon Nanowire MOSFET의 특성 연구

  • Lee, Dae-Han;Jeong, U-Jin
    • Proceeding of EDISON Challenge
    • /
    • 2014.03a
    • /
    • pp.434-438
    • /
    • 2014
  • CMOS의 최종형태로써 Gate-All-Around(GAA) Silicon Nanowire(NW)가 각광받고 있다. 이 논문에서 NW FET(Field Effect Transistor)의 채널 길이와 NW의 폭과 같은 size에 따른 특성변화를 실제 실험 data와 NW FET 특성분석 simulation을 이용해서 비교해보았다. MOSFET(Metal Oxide Semiconductor Field Effect Transistor)의 소형화에 따른 쇼트 채널 효과(short channel effect)에 의한 threshold voltage($V_{th}$), Drain Induced Barrier Lowering(DIBL), subthreshold swing(SS) 또한 비교하였다. 이에 더하여, 기존의 상용툴로 NW를 해석한 시뮬레이션 결과와도 비교해봄으로써 NW의 size scaling에 대한 EDISON NW 해석 simulation의 정확도를 파악해보았다.

  • PDF

A Study on The Thickness Shrinkage of Injection Molded Parts with The Variation of Injection Mold Core and Molding Materials (사출금형코어 및 성형수지 변화에 따른 두께 방향 수축률에 관한 연구)

  • Shin, Sung-Hyun;Jeong, Eui-Chul;Kim, Mi-Ae;Chae, Bo-Hye;Son, Jung-Eon;Kim, Sang-Yoon;Yoon, Kyung-Hwan;Lee, Sung-Hee
    • Design & Manufacturing
    • /
    • v.13 no.2
    • /
    • pp.17-21
    • /
    • 2019
  • In this study, selective laser sintered 3D printing mold core and metal core were used to investigate the difference of the thickness shrinkage from the gate of the injection molded part at a constant interval. SLS 3D printing mold core was made of nylon-based PA2200 powder and the metal core was manufactured by conventional machining method. As the PA2200 powder material has low strength, thermal conductivity and high specific heat characteristics compared with metal, molding conditions were set with the consideration of molten temperature and injection pressure. Crystalline resin(PP) and amorphous resin(PS) with low melting temperature and viscosity were selected for the injection molding experiment. Cooling time for processing condition was selected by checking the temperature change of the cores with a cavity temperature sensor. The cooling time of the 3D printing core was required a longer time than that of the metal core. The thickness shrinkage of the molded part compared to the core depth was measured from the gate by a constant interval. It was shown that the thickness shrinkage of the 3D printing core was 2.02 ~ 4.34% larger than that of metal core. In additions, in the case of metal core, thickness shrinkage was increased with distance from the gate, on the contrary, in the case of polymer core showed reversed aspect.

Metal Injection Molding Analysis of WGV Head in a Turbo Charger of Gasoline Automobile (가솔린 자동차 터보차져용 WGV Head의 금속 분말 사출성형 해석)

  • Park, Bo-Gyu;Park, Si-Woo;Park, Dae-Kyu;Kim, Sang-Yoon;Jeong, Jae-Ok;Jang, Jong-Kwan
    • Transactions of the Korean Society of Automotive Engineers
    • /
    • v.23 no.4
    • /
    • pp.388-395
    • /
    • 2015
  • The waste gate valve (WGV) for gasoline vehicles operate in a harsh high-temperature environment. Hence, WGVs are typically made of Inconel 713C, which is a type of Ni-based superalloy. Recently, the metal injection molding (MIM) process has attracted considerable attention for parts used under high-temperature conditions. In this study, an MIM analysis for the head and other parts of the WGV is conducted using a commercial CAE program Moldflow. Further, optimal manufacturing conditions are determined by analyzing flow characteristics at various injection times and locations. Moreover, to improve the accuracy of the analysis results, we compare the actual temperature of the mold during injection processing with that observed through the analysis. As the results, metal injection patterns of analysis are well in accord with these of short shot test. And the temperature variations of analysis is also very similar with those of feedstock when metal injection molding.

Structural, Electrical and Optical Properties of $HfO_2$ Films for Gate Dielectric Material of TTFTs

  • Lee, Won-Yong;Kim, Ji-Hong;Roh, Ji-Hyoung;Moon, Byung-Moo;Koo, Sang-Mo
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2009.06a
    • /
    • pp.331-331
    • /
    • 2009
  • Hafnium oxide ($HfO_2$) attracted by one of the potential candidates for the replacement of si-based oxides. For applications of the high-k gate dielectric material, high thermodynamic stability and low interface-trap density are required. Furthermore, the amorphous film structure would be more effective to reduce the leakage current. To search the gate oxide materials, metal-insulator-metal (MIM) capacitors was fabricated by pulsed laser deposition (PLD) on indium tin oxide (ITO) coated glass with different oxygen pressures (30 and 50 mTorr) at room temperature, and they were deposited by Au/Ti metal as the top electrode patterned by conventional photolithography with an area of $3.14\times10^{-4}\;cm^2$. The results of XRD patterns indicate that all films have amorphous phase. Field emission scanning electron microscopy (FE-SEM) images show that the thickness of the $HfO_2$ films is typical 50 nm, and the grain size of the $HfO_2$ films increases as the oxygen pressure increases. The capacitance and leakage current of films were measured by a Agilent 4284A LCR meter and Keithley 4200 semiconductor parameter analyzer, respectively. Capacitance-voltage characteristics show that the capacitance at 1 MHz are 150 and 58 nF, and leakage current density of films indicate $7.8\times10^{-4}$ and $1.6\times10^{-3}\;A/cm^2$ grown at 30 and 50 mTorr, respectively. The optical properties of the $HfO_2$ films were demonstrated by UV-VIS spectrophotometer (Scinco, S-3100) having the wavelength from 190 to 900 nm. Because films show high transmittance (around 85 %), they are suitable as transparent devices.

  • PDF

Implementation of a Radiation-hardened I-gate n-MOSFET and Analysis of its TID(Total Ionizing Dose) Effects

  • Lee, Min-Woong;Lee, Nam-Ho;Jeong, Sang-Hun;Kim, Sung-Mi;Cho, Seong-Ik
    • Journal of Electrical Engineering and Technology
    • /
    • v.12 no.4
    • /
    • pp.1619-1626
    • /
    • 2017
  • Electronic components that are used in high-level radiation environment require a semiconductor device having a radiation-hardened characteristic. In this paper, we proposed a radiation-hardened I-gate n-MOSFET (n-type Metal Oxide Semiconductors Field Effect Transistors) using a layout modification technique only. The proposed I-gate n-MOSFET structure is modified as an I-shaped gate poly in order to mitigate a radiation-induced leakage current in the standard n-MOSFET structure. For verification of its radiation-hardened characteristic, the M&S (Modeling and Simulation) of the 3D (3-Dimension) structure is performed by TCAD (Technology Computer Aided Design) tool. In addition, we carried out an evaluation test using a $Co^{60}$ gamma-ray source of 10kGy(Si)/h. As a result, we have confirmed the radiation-hardened level up to a total ionizing dose of 20kGy(Si).

The fabrication process and optimum design of RESURF EDMOSFETs for smart power IC applications (Smart power IC용 RESURF EDMOSFETs의 제조공정과 최적설계)

  • 정훈호;권오경
    • Journal of the Korean Institute of Telematics and Electronics A
    • /
    • v.33A no.7
    • /
    • pp.176-184
    • /
    • 1996
  • To overcome the drawbacks of conventional LDMOSFETs, we propose RESURF EDMOSFETs which can be adapted in varous circuit applications, be driven without charge pumping circuity and thowe threshold voltage can be adjusted. The devices have the diffused drift region formed by a high tmperature process before the gate oxidaton. After the polysilicon gate electrode formation, a fraction of the drift region around the gate edge is opened for supplemental self-aligned ion implantation to obtain self-aligned drift region. This leads to a shorter gate length and desirable drift region junction contour under the gate edge for minimum specific-on-resistance. In additon, a and maximize the breakdown voltage. Also, by biasing the metal field plate, we can reduce the specific-on-resistance further. The devices are optimized by using the TSUPREM-4 process simulator and the MEDICI device simulator. The optimized devices have the breakdwon voltage and the specific-on-resistance of 101.5V and 1.14m${\Omega}{\cdot}cm^{2}$, respectively for n-channel RESURF EDMOSFET, and 98V and 2.75m.ohm..cm$^{2}$ respectively for p-channel RESURF EDMOSFET. To check the validity of the simulations, we fabricated n-channel EDMOSFETs and confirmed the measured breakdown voltage of 97V and the specific-on-resistance of 1.28m${\Omega}{\cdot}cm^{2}$. These results are superior to those of any other reported power devices for smart power IC applications.

  • PDF