• Title/Summary/Keyword: Gate Insulator

Search Result 380, Processing Time 0.027 seconds

Stability of Amorphous Silicon Thin-Film Transistor using Planarized Gate

  • Choi, Young-Jin;Woo, In-Keun;Lim, Byung-Cheon;Jang, Jin
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2000.01a
    • /
    • pp.15-16
    • /
    • 2000
  • The gate bias stress effect of the hydrogenated amorphous silicon (a-Si:H) thin-film transistors (TFTs) with a $SiN_x/BCB$ gate insulator have been studied. The gate planarization was carried out by spin-coating of BCB (benzocyclobutene) on Cr gates. The BCB exhibits charge trappings during a high gate bias, but the stability of the TFT is the same as conventional one when it is between -25 V and +25 V. The charge trap density in the BCB increases with its thickness.

  • PDF

A study on Current-Voltage Relation for Double Gate MOSFET (DGMOSFET의 전류-전압 특성에 관한 연구)

  • Jung, Hak-Kee;Ko, Suk-Woong;Na, Young-Il;Jung, Dong-Su
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • v.9 no.2
    • /
    • pp.881-883
    • /
    • 2005
  • In case is below length 100nm of gate, various kinds problem can be happened with by threshold voltage change of device, occurrence of leakage current by tunneling because thickness of oxide by 1.5nm low scaling is done and doping concentration is increased. SiO$_2$ dielectric substance can not be used for gate insulator because is expected that tunneling current become 1A/cm$^2$ in 1.5nm thickness low. In this paper, devised double gate MOSFET(DGMOSFET) to decrease effect of leakage current by this tunneling. Therefore, could decrease effect of these leakage current in thickness 1nm low of SiO$_2$ dielectric substance. But, very big gate insulator of permittivity should be developed for develop device of nano scale.

  • PDF

Preparation of ZrO2 and SBT Thin Films for MFIS Structure and Electrical Properties (ZrO2 완충층과 SBT박막을 이용한 MFIS 구조의 제조 및 전기적 특성)

  • Kim, Min-Cheol;Jung, Woo-Suk;Son, Young-Guk
    • Journal of the Korean Ceramic Society
    • /
    • v.39 no.4
    • /
    • pp.377-385
    • /
    • 2002
  • The possibility of $ZrO_2$ thin film as insulator for Metal-Ferroelectric-Insulator-Semiconductor(MFIS) structure was investgated. $SrBi_2Ta_2O_9$ and $SrBi_2Ta_2O_9$(SBT) thin films were deposited on P-type Si(111) wafer by R. F. magnetron sputtering method. The electrical properties of MFIS gate were relatively improved by inserting the $ZrO_2$ buffer layer. The window memory increased from 0.5 to 2.2V in the applied gate voltage range of 3-9V when the thickness of SBT film increased from 160 to 220nm with 20nm thick $ZrO_2$. The maximum value of window memory is 2.2V in Pt/SBT(160nm)/$ZrO_2$(20nm)/Si structure with the optimum thickness of $ZrO_2$. These memory windows are sufficient for practical application of NDRO-FRAM operating at low voltage.

Tunneling Layer의 두께 변화에 따른 유기 메모리의 특성

  • Kim, Hui-Seong;Lee, Bung-Ju;Sin, Baek-Gyun
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2013.02a
    • /
    • pp.366-366
    • /
    • 2013
  • 건식 박막증착 공정인 플라즈마 중합법을 이용하여 유기 재료인 Styrene을 절연 박막으로 제작하였다. 플라즈마 중합된 Styrene (ppS) 절연 박막의 정밀한 공정 제어를 위해 bubbler와 circulator를 이용하여 습식 공정과 비교하여도 절연 특성이 뛰어난 pps 절연 박막을 증착하고, 이를 활용하여 gate 전극으로 ITO, insulator layer로 pps, floating gate로 Au, tunneling layer로 ppMMA와 pps, semiconductor로 Pentacene, source/drain 전극으로 Au를 사용한 비휘발성 메모리 소자를 제작하였다. ppMMA와 pps의 서로 다른 tunneling layer의 두께 변화에 따른 비휘발성 메모리 특성 변화를 연구하였다.

  • PDF

Formation and Role of Self Assembled Monolayer in Organic Thin Film Transistors

  • Hahn, Jung-Seok
    • Proceedings of the Korean Institute of Surface Engineering Conference
    • /
    • 2007.04a
    • /
    • pp.3-4
    • /
    • 2007
  • 고분자 반도체를 이용한 유기 박막트랜지스터(OTFT) 소자 제작시 특성 향상을 위해 Self-Assemble Monolayer (SAM)을 이용한 유기 Gate 절연막과 source/drain 전극의 표면처리에 대해 설명하였다. Gate insulator의 경우 소수성 SAM이 고분자 반도체와의 상호작용으로 배열도를 향상시켜 이동도를 증가시켰으며, 전극처리의 경우 접촉저항을 낮추어 injection을 증대시키는 효과를 나타내었다. 각각의 경우 적용되는 SAM 재료와 효과를 극대화시키기 위한 처리공정 전반에 대해 설명하였다.

  • PDF

Hybrid Insulator Organic Thin Film Transistors With Improved Mobility Characteristics

  • Park, Chang-Bum;Jin, Sung-Hun;Park, Byung-Gook;Lee, Jong-Duk
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2005.07b
    • /
    • pp.1291-1293
    • /
    • 2005
  • Hybrid insulator pentacene thin film transistors (TFTs) were fabricated with thermally grown oxide and cross-linked polyvinylalcohol (PVA) including surface treatment by dilute ploymethylmethacrylate (PMMA) layers on $n^+$ doped silicon wafer. Through the optimization of $SiO_2$ layer thickness in hybrid insulator structure, carrier mobility was increased to above 35 times than that of the TFT only with the gate insulator of $SiO_2$ at the same transverse electric field. The carrier mobility of 1.80 $cm^2$/V-s, subthreshold swing of 1.81 V/decade, and $I_{on}$/ $I_{off}$ current ratio > 1.10 × $10^5$ were obtained at low bias (less than -30 V) condition. The result is one of the best reported performances of pentacne TFTs with hybrid insulator including cross-linked PVA material at low voltage operation.

  • PDF

Characteristics of Organic Thin Film Transistors with Organic and Organic-inorganic Hybrid Polymer Gate Dielectric (유기물과 유무기 혼합 폴리머 게이트 절연체를 사용한 유기 박막 트랜지스터의 특성)

  • Bae, In-Seob;Lim, Ha-Young;Cho, Su-Heon;Moon, Song-Hee;Choi, Won-Seok
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.22 no.12
    • /
    • pp.1009-1013
    • /
    • 2009
  • In this study, we have been synthesized the dielectric layer using pure organic and organic-inorganic hybrid precursor on flexible substrate for improving of the organic thin film transistors (OTFTs) and, design and fabrication of organic thin-film transistors (OTFTs) using small-molecule organic semiconductors with pentacene as the active layer with record device performance. In this work OTFT test structures fabricated on polymerized substrates were utilized to provide a convenient substrate, gate contact, and gate insulator for the processing and characterization of organic materials and their transistors. By an adhesion development between gate metal and PI substrate, a PI film was treated using $O_2$ and $N_2$ gas. The best peel strength of PI film is 109.07 gf/mm. Also, we have studied the electric characteristics of pentacene field-effect transistors with the polymer gate-dielectrics such as cyclohexane and hybrid (cyclohexane+TEOS). The transistors with cyclohexane gate-dielectric has higher field-effect mobility, $\mu_{FET}=0.84\;cm^2/v_s$, and smaller threshold voltage, $V_T=-6.8\;V$, compared with the transistor with hybrid gate-dielectric.

ELECTRICAL CHARACTERISTICS OF PENTACENE THIN FILM TRANSISTORS WITH STACKED AND SURFACE-TREATED GATE INSULATORS (러빙 처리된 표면의 적층 절연막을 가지는 Pentacene TFT의 전기적 특성)

  • Kang, Chang-Heon;Lee, Jong-Hyuk;Park, Jae-Hoon;Choi, Jong-Sun
    • Proceedings of the KIEE Conference
    • /
    • 2002.07c
    • /
    • pp.1546-1548
    • /
    • 2002
  • In this paper, the electrical characteristics of pentacene thin film transistors(TFTs) with stacked and surface-treated gate insulators have been investigated. The semiconductor layer of pentacene was thermally evaporated onto the stacked gate insulators. For the gate insulating materials. PVP(PolyvinylPhenol) and polystyrene were spin-coated with two different stacking orders, PVP-polystyrene and polystyrene-PVP. Rapid solvent evaporation during the spin-coating processes of these insulating layers produces non-equilibrium phase morphologies accompanied by surface undulations on gate insulator interfaces. This non-equilibrium phase morphology affects the growth mode of the subsequent pentacene layer. Therefore, in order to smoothen the gate dielectric surfaces, gate dielectric surfaces were rubbed laterally along the direction from the drain to the source TFTs with with stacked and surface-treated gate insulators have provided improved operational characteristics.

  • PDF

Decrease of Gate Leakage Current by Employing Al Sacrificial Layer Deposited on a Tilted and Rotated Substrate in the DLC-coated Si-tip FEA Fabrication (DLC-coated Si-tip FEA 제조에 있어서 기판 상에 경사-회전 증착된 Al 희생층을 이용한 Gate누설 전류의 감소)

  • 주병권;김영조
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.7 no.3
    • /
    • pp.27-29
    • /
    • 2000
  • For the DLC-coaled Si-tip FEA, the modified lift off-process, by which DLC coated on both gate electrode surface and gate insulator in the gate aperture could be removed, was proposed. In the process, the Al sacrificial layer was deposited on a tilted and rotated substrate by an e-beam evaporation, and DLC film was coated on the substrate by PA-CVD method. Afterward the DLC was perfectly removed except the DLC films coated on emitter tips by etch-out of Al sacrificial layer. Current-voltage curves and current fluctuation of the DLC-coated Si-tip FEA showed that the proposed lift-off process played an important role in decreasing gate leakage current and stabilizing omission current.

  • PDF