• 제목/요약/키워드: Gate

검색결과 6,355건 처리시간 0.03초

배수갑문 테인터 게이트(Tainter Gate)의 진동현상에 관한 모형실험(Ⅱ)- 문비 안에서 밖으로의 흐름 - (Model Tests Study on Flow-induced Vibrationof Tainter Gate in Estuary Sulices(Ⅱ)- Flow from the Gate Inside to the Gate Outside -)

  • 이성행;우상익
    • 한국농공학회논문집
    • /
    • 제46권2호
    • /
    • pp.41-47
    • /
    • 2004
  • A model test is carried out to investigate flow-induced vibration of a Tainter gate in estuary sulices. The gate model scaled with the ratio of 1:25 is made of acryl panel dimensioned 0.66 m in width, 0.5 m in height in the concrete test flume. Firstly, natural frequencies of the model gate are measured and the results are compared with the numerical results in order to verify the model. In the flow from the gate inside to the gate outside, the amplitudes of the vibration are measured under the different gate opening and downstream water level conditions. Also revised gate models with 20 mm bottom width are tested under the different gate openings and water levels. The results are analyzed to study the characteristics of the Tainter gate vibration in the sea ward flow. These test results are assessed in comparison with the results in the lake ward flow, as a result, presents the dynamic characteristics of the Tainter gate and a basic data for the guide manuals of gate management.

MIC-TFT의 Single, Dual Gate의 전기적 특성

  • 김재원;한재성;최병덕
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2009년도 추계학술대회 논문집
    • /
    • pp.135-135
    • /
    • 2009
  • In this work we compared the electrical characteristic of single gate and dual gate in MIC-TFT. We fabricated p-channel TFTs based on MIC structure. In mobility, dual gate ($61.35cm^2/Vsec$) got a higher value than single gate ($55.96cm^2/Vsec$). In $I_{on}/I_{off}$ dual gate ($6.94{\times}10^6$) got a higher value than single gate ($1.72{\times}10^6$) too. In $I_{off}$, dual gate got a lower value than single gate. Therefore, dual gate is good and less power consumption than single gate.

  • PDF

사출성형에서 Gate Mark의 형성에 관한 연구 (A Study on the Formation of Gate Mark in Injection Molding)

  • 김준민;김동우;황수진;류민영
    • 소성∙가공
    • /
    • 제15권8호
    • /
    • pp.628-632
    • /
    • 2006
  • The gate mark in injection molded part is a kind of surface defects. The formation of gate mark has been investigated in this study. SEM photographs and surface roughness have been examined to study gate mark. The specimens were molded for various injection conditions, such as injection temperature, mold temperature, and injection speed. Gate diameter and mold surface condition were also molding variables. Gate marks were reduced as injection speed and mold temperature increased. Gate diameter and injection temperature did not affect the gate marks. No etching of mold surface showed no gate marks for any molding conditions.

Gate 전하를 감소시키기 위해 Separate Gate Technique을 이용한 Trench Power MOSFET (Trench Power MOSFET using Separate Gate Technique for Reducing Gate Charge)

  • 조두형;김광수
    • 전기전자학회논문지
    • /
    • 제16권4호
    • /
    • pp.283-289
    • /
    • 2012
  • 이 논문에서 Trench Power MOSFET의 스위칭 성능을 향상시키기 위한 Separate Gate Technique(SGT)을 제안하였다. Trench Power MOSFET의 스위칭 성능을 개선시키기 위해서는 낮은 gate-to-drain 전하 (Miller 전하)가 요구된다. 이를 위하여 제안된 separate gate technique은 얇은(~500A)의 poly-si을 deposition하여 sidewall을 형성함으로서, 기존의 Trench MOSFET에 비해 얇은 gate를 형성하였다. 이 효과로 gate와 drain에 overlap 되는 면적을 줄일 수 있어 gate bottom에 쌓이는 Qgd를 감소시키는 효과를 얻었고, 이에 따른 전기적인 특성을 Silvaco T-CAD silmulation tool을 이용하여 일반적인 Trench MOSFET과 성능을 비교하였다. 그 결과 Ciss(input capacitance : Cgs+Cgd), Coss(output capacitance : Cgd+Cds) 및 Crss(reverse recovery capacitance : Cgd) 모두 개선되었으며, 각각 14.3%, 23%, 30%의 capacitance 감소 효과를 확인하였다. 또한 inverter circuit을 구성하여, Qgd와 capacitance 감소로 인한 24%의 reverse recovery time의 성능향상을 확인하였다. 또한 제안된 소자는 기존 소자와 비교하여 어떠한 전기적 특성저하 없이 공정이 가능하다.

트러스형 리프트 게이트의 진동현상에 관한 모형실험 (Model Tests Study on Flow-induced Vibration of Truss Type Lift Gate)

  • 이성행;김하집;박영진;함형길;공보성
    • 한국농공학회논문집
    • /
    • 제53권3호
    • /
    • pp.35-41
    • /
    • 2011
  • A model test is carried out to investigate the vibration of truss type lift gate in the four major rivers project. The gate model scaled with the ratio of 1 : 25 is made of acryl panel dimensioned 1.6 m in width, 0.28 m in height in the concrete test flume. Firstly natural frequencies of the model gate are measured and the results are compared with the numerical results in order to verify the model. The amplitudes of the vibration are measured under the different gate opening and water level conditions. The results are analyzed to study the characteristics of the gate vibration according to the small gate opening, the large gate opening and the overflow conditions. These test results presents a basic data for the guide manuals of gate management and a design method to reduce the gate vibration of truss type lift gate. Finally, the vibration of truss type lift gate are assessed in comparison with those of formerly tainter gate.

다양한 게이트 구조에 따른 IGBT 소자의 전기적 특성 비교 분석 연구 (A Study Comparison and Analysis of Electrical Characteristics of IGBTs with Variety Gate Structures)

  • 강이구
    • 한국전기전자재료학회논문지
    • /
    • 제29권11호
    • /
    • pp.681-684
    • /
    • 2016
  • This research was carried out experiments of variety IGBTs for industrial inverter and electric vehicle. The devices for this paper were planar gate IGBT, trench gate IGBT and dual gate IGBT and we designed using same design and process parameters. As a result of experiments, the electrical characteristics of planar gate IGBT were 1,459 V of breakdown voltage, 4.04 V of threshold voltage and 4.7 V of on-state voltage drop. And the electrical characteristics of trench gate IGBT were 1,473 V of breakdown voltage, 4.11 V of threshold voltage and 3.17 V of on-state voltage drop. Lastly, the electrical characteristics of dual gate IGBT were 1,467 V of breakdown voltage, 4.14 V of threshold voltage and 3.08V of on-state voltage drop. We almost knew that the trench gate IGBT was superior to dual gate IGBT in terms of breakdown voltage. On the other hand, the dual gate IGBT was better than the trench gate IGBT in terms of on state voltage drop.

대면적 고화질 TFT-LCD의 Feed-through 전압 보상을 위한 Gate Driving 방법 (Gate Driving Methods to Compensate Feed-Through Voltage for Large Size, High Quality TFT-LCD)

  • 정순신;윤영준;박재우;최종선
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 1999년도 추계학술대회 논문집
    • /
    • pp.99-102
    • /
    • 1999
  • In recent years, attempts have been made to greatly improve the display quality of active-matrix liquid crystal display devices, and many techniques have been proposed to solve such problems as gate signal delay, feed-through voltage and image sticking. To improve these problems which are caused by the fried-through voltage, we have evaluated new driving methods to reduce the fled-through voltage. Two level gate-pulse was used for the gate driving of the cst-on-common structure pixels. And two-gate line driving methods with the optimized gate signals were applied for the cst-on-gate structure pixels. These gate driving methods were better feed-through characteristics than conventional simple gate pulse. The evaluation of the suggested driving methods were performed by using a TFT-LCD array simulator PDAST which can simulate the gate, data and pixel voltages of a certain pixel at any time and at any location on a TFT array. The effect of the new driving method was effectively analyzed.

  • PDF

회전된 셀을 이용한 QCA 유니버셜 게이트 기반의 XOR 게이트 설계 (Design of XOR Gate Based on QCA Universal Gate Using Rotated Cell)

  • 이진성;전준철
    • 예술인문사회 융합 멀티미디어 논문지
    • /
    • 제7권3호
    • /
    • pp.301-310
    • /
    • 2017
  • 양자점 셀룰라 오토마타(QCA: quantum-dot cellular automata)는 나노 크기의 셀을 이용하여 다양한 연산을 수행하며, 매우 빠른 연산속도와 적은 전력손실로 차세대 기술로 떠오르고 있다. 본 논문에서는 QCA 상에서 새로운 유니버셜 게이트(universal gate)를 제안한다. 또한, 유니버셜 게이트를 이용하여 시공간 효율성 측면에서 우수한 XOR 게이트를 제안한다. 유니버셜 게이트는 자기 자신으로 모든 기본 논리 게이트를 만들어 낼 수 있는 게이트이다. 한편, 제안된 유니버셜 게이트는 기본 셀과 회전된 셀을 활용하여 설계한다. 제안된 유니버셜 게이트의 회전된 셀은 3-입력 다수결게이트 구조의 중앙부에 위치한다. 3-입력 다수결 게이트를 이용하여 XOR 게이트를 설계할 때는 5개 이상의 3-입력 다수결 게이트가 사용되지만, 본 논문에서는 3개의 유니버셜 게이트를 사용하여 XOR 게이트를 제안한다. 제안하는 XOR 게이트는 기존의 XOR 게이트보다 사용된 게이트 수가 줄었으며 설계 면적이나 소요 클럭면에서 우수함을 확인할 수 있다.

반도체 DI swiching 소자의 시작과 특성에 관한 실험적 고찰 (Experimental fabrication and analysis on the double injection semiconductor switching devices)

  • 성만영;정세진;임경문
    • E2M - 전기 전자와 첨단 소재
    • /
    • 제4권2호
    • /
    • pp.159-174
    • /
    • 1991
  • 이중주입효과에 의한 고내압 반도체 스위칭소자의 설계 제작에 촛점을 맞추어 Injection Gate구조와 MOS Gate 구조로 시료소자를 제작해 그 특성을 검토하고 Electrical Switching 및 Oxide막에서의 Breakdown현상에 의한 문제점을 해결해 보고자 Optical Gate구조를 제안하여 이 optically Gated Semiconductor Switching 소자의 동작특성을 연구하고 Injection Gate 구조를 제안하여 이 optically Gated Semiconductor Switching 소자의 동작특성을 연구하고 Injection Gate 및 MOS Gate 구조(Planar type, V-Groove type, Injection Gate mode, Optical Gate mode)로 설계제작된 소자와 특성을 비교 분석하였다.

  • PDF

Gate Tunneling Current and QuantumEffects in Deep Scaled MOSFETs

  • Choi, Chang-Hoon;Dutton, Robert W.
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제4권1호
    • /
    • pp.27-31
    • /
    • 2004
  • Models and simulations of gate tunneling current for thinoxide MOSFETs and Double-Gate SOIs are discussed. A guideline in design of leaky MOS capacitors is proposed and resonant gate tunneling current in DG SOI simulated based on quantum-mechanicalmodels. Gate tunneling current in fully-depleted, double-gate SOI MOSFETs is characterized based on quantum-mechanical principles. The simulated $I_G-V_G$ of double-gate SOI has negative differential resistance like that of the resonant tunnel diodes.