• Title/Summary/Keyword: Full-CMOS

Search Result 188, Processing Time 0.026 seconds

High Performance 2.2 inch Full-Color AMOLED Display for Mobile Phone

  • Kim, H.K.;Suh, M.S.;Lee, K.S.;Eum, G.M.;Chung, J.T.;Oh, C.Y.;Kim, B.H.;Chung, H.K.
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2002.08a
    • /
    • pp.325-328
    • /
    • 2002
  • We developed a high performance 2.2" active matrix OLED display for IMT-2000 mobile phone. Scan and Data driver circuits were integrated on the glass substrate, using low temperature poly-Si(LTPS) TFT CMOS technology. High efficiency EL materials were employed to the panel for low power consumption. Peak luminescence of the panel was higher than 250cd/$m^2$ with power consumption of 200mW.

  • PDF

Design of a Parallel Computer Network Interface Controller

  • Lee, Sung-Gu
    • Journal of Electrical Engineering and information Science
    • /
    • v.2 no.3
    • /
    • pp.1-6
    • /
    • 1997
  • This paper describes the design of a network interface controller (NIC) chip which is to be used to support a novel adaptive virtual cut-through routing method for parallel compute systems with direct (i.e., point-to-point) interconnection networks. The NIC chip is designed to provide the interface between a processing node constructed from commercially available microprocessors and another custom-designed router chip, which in turn performs the actual routing of packets to their respective destinations. The NIC, designed using a semi-full-custom VLSi design technique outperform traditional wormhole routing with a minimal amount of hardware overhead. The NIC design has been fully simulated and laid out using a 0.8$\mu\textrm{m}$ CMOS process.

  • PDF

Accurate Formulas for Frequency-Dependent Resistance and Inductance Per Unit Length of On-Chip Interconnects on Lossy Silicon Substrate

  • Ymeri, H.;Nauwelaers, B.;Maex, K.;Roest, D.De;Vandenberghe, S.;Stucchi, M.
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.2 no.1
    • /
    • pp.1-6
    • /
    • 2002
  • A new closed-form expressions to calculate frequency-dependent distributed inductance and the associated distributed series resistance of single interconnect on a lossy silicon substrate (CMOS technology) are presented. The proposed analytic model for series impedance is based on a self-consistent field method and the vector magnetic potential equation. It is shown that the calculated frequency-dependent distributed inductance and the associated resistance are in good agreement with the results obtained from rigorous full wave solutions and CAD-oriented equivalent-circuit modeling approach.

A 1.2-V 0.18-${\mu}m$ Sigma-Delta A/D Converter for 3G wireless Applications

  • Kim, Hyun-Joong;Jung, Tae-Sung;Yoo, Chang-sik
    • Proceedings of the IEEK Conference
    • /
    • 2006.06a
    • /
    • pp.627-628
    • /
    • 2006
  • A low-voltage switched-capacitor $2^{nd}$-order $\Sigma\Delta$ modulator using full feed-forward is introduced. It has two advantages: the unity signal transfer function and reduced signal swings inside the $\Sigma\Delta$ loop. These features greatly relax the DC gain and output swing requirements for Op-Amp in the low-voltage $\Sigma\Delta$ modulator. Implemented by a 0.18-${\mu}m$ CMOS technology, the $\Sigma\Delta$ modulator satisfies performance requirements for WCDMA and CDMA2000 standards.

  • PDF

Machine Learning Model for Low Frequency Noise and Bias Temperature Instability (저주파 노이즈와 BTI의 머신 러닝 모델)

  • Kim, Yongwoo;Lee, Jonghwan
    • Journal of the Semiconductor & Display Technology
    • /
    • v.19 no.4
    • /
    • pp.88-93
    • /
    • 2020
  • Based on the capture-emission energy (CEE) maps of CMOS devices, a physics-informed machine learning model for the bias temperature instability (BTI)-induced threshold voltage shifts and low frequency noise is presented. In order to incorporate physics theories into the machine learning model, the integration of artificial neural network (IANN) is employed for the computation of the threshold voltage shifts and low frequency noise. The model combines the computational efficiency of IANN with the optimal estimation of Gaussian mixture model (GMM) with soft clustering. It enables full lifetime prediction of BTI under various stress and recovery conditions and provides accurate prediction of the dynamic behavior of the original measured data.

Single Antenna Radar Sensor with FMCW Radar Transceiver IC (FMCW 송수신 칩을 이용한 단일 안테나 레이다 센서)

  • Yoo, Kyung Ha;Yoo, Jun Young;Park, Myung Chul;Eo, Yun Seong
    • The Journal of Korean Institute of Electromagnetic Engineering and Science
    • /
    • v.29 no.8
    • /
    • pp.632-639
    • /
    • 2018
  • This paper presents a single antenna radar sensor with a Ku-band radar transceiver IC realized by 130 nm CMOS processes. In this radar receiver, sensitivity time control using a DC offset cancellation feedback loop is employed to achieve a constant SNR, irrespective of distance. In addition, the receiver RF block has gain control to adjust high dynamic range. The RF output power is 9 dBm and the full chain gain of the Rx is 82 dB. To reduce the direct-coupled Tx signal to the Rx in a single antenna radar, a stub-tuned hybrid coupler is adopted instead of a bulky circulator. The maximum measured distance between the horn antenna and a metal plate target is 6 m.

An Integrated Circuit design for Power Factor Correction (역률 개선 제어용 집적회로의 설계)

  • Lee, Jun-Sung
    • Journal of the Institute of Electronics and Information Engineers
    • /
    • v.51 no.5
    • /
    • pp.219-225
    • /
    • 2014
  • This paper describes an IC for Power Factor Correction. It can use electrical appliances which convert power from AC to DC. The power factor can be influenced not only phase difference of voltage and current but also sudden change of current waveform. This circuit enables current wave supplied to load by close to sinusoidal and minimum phase difference of voltage and current waveform. A self oscillated 10[kHz]~100[kHz] pulse signal converted to PWM waveform and it chops rectified full wave AC power which flows to load device. The multiplier and zero current detector circuit, UVLO, OVP, BGR circuits were designed. This IC has been designed and whole chip simulation use 0.5[um] double poly, double metal 20[V] CMOS process.

A design of rectifier for WPC/A4WP wireless power transfer (WPC/A4WP 무선전력전송을 위한 정류기 설계)

  • Park, Joonho;Moon, Yong
    • Journal of IKEEE
    • /
    • v.22 no.2
    • /
    • pp.393-401
    • /
    • 2018
  • In this paper, a rectifier for WPC / A4WP wireless power transmission is designed. The proposed rectifier supports both WPC (Wireless Power Consortium) and A4WP (Alliance For Wireless Power) and is designed with full-bridge rectifier. WPC transmits power at the frequency of 100kHz to 205kHz and A4WP at the frequency of 6.75MHz. Since the bridge rectifier uses a MOSFET instead of a diode, the reverse current flows and the efficiency is affected if the output voltage is higher than the input voltage. Therefore, we added the reverse current detector that detects the current flowing through the MOSFET and shut off the reverse current. The frequency discriminator is used because the rectifier has different frequency band. The proposed rectifier was designed using $0.35{\mu}m$ CMOS high voltage process. The input voltage is up to 18V and the rectifier operates at 100kH to 205kHz, 6.78MHz frequency. The maximum efficiency is 94.8% and the maximum power transfer is 5.78W.

Design of the Digital Neuron Processor and Development of the Algorithm for the Real Time Object Recognition in the Making Automatic System (생산자동화 시스템에서 실시간 물체인식을 위한 디지털 뉴런프로세서의 설계 및 알고리즘 개발)

  • Hong, Bong-Wha;Lee, Seung-Joo
    • The Journal of Information Technology
    • /
    • v.6 no.4
    • /
    • pp.11-23
    • /
    • 2003
  • We proposes that Design of the Digital Neuron Processor and Development of the Algorithm for the real time object recognition in the making Automatic system which uses the residue number system making the high speed operation possible without carry propagation, in this paper. Consisting of MAC(Multiplication and Accumulation) operator unit using Residue number system and sigmoid function operator unit using Mixed Residue Conversion is designed. The Designed circuits are descripted by C language and VHDL and synthesized by Compass tools. Finally, the designed processor is fabricated in 0.8${\mu}m$ CMOS process. Result of simulations shows that critical path delay time is about 19nsec and operation speed is 0.6nsec and the size can be reduced to 1/2 times co pared to the neural networks implemented by the real number operation unit. The proposed design the digital neuron processor can be implemented of the object recognition in the making Automatic system with desired real time processing.

  • PDF

A Low-voltage Vibration Energy Harvesting System with MPPT Control (MPPT 제어 기능을 갖는 저전압 진동 에너지 하베스팅 시스템)

  • An, Hyun-jeong;Kim, Ye-chan;Hong, Ye-jin;Yang, Min-Jae;Yoon, Eun-jung;Yu, Chong-gun
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • 2015.10a
    • /
    • pp.477-480
    • /
    • 2015
  • In this paper a low-voltage vibration energy harvesting circuit with MPPT(Maximum Power Point Tracking) control is proposed. By employing bulk-driven technique, the minimum operating voltage of the proposed circuit is as low as 0.8V. The designed MPPT control circuit traces the maximum power point by periodically sampling the open circuit voltage of a full-wave rectifier circuit connected to the piezoelectric device output and delivers the maximum available power to load. The proposed circuit is designed using a $0.35{\mu}m\;CMOS$ process, and the chip area including pads is $1.33mm{\times}1.31mm$. Simulation results show that the maximum power efficiency of the designed circuit is 85.49%.

  • PDF