• Title/Summary/Keyword: Flip-chip packaging

Search Result 194, Processing Time 0.022 seconds

Maskless Screen Printing Process using Solder Bump Maker (SBM) for Low-cost, Fine-pitch Solder-on-Pad (SoP) Technology

  • Choi, Kwang-Seong;Lee, Haksun;Bae, Hyun-Cheol;Eom, Yong-Sung
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.20 no.4
    • /
    • pp.65-68
    • /
    • 2013
  • A novel bumping process using solder bump maker (SBM) is developed for fine-pitch flip chip bonding. It features maskless screen printing process. A selective solder bumping mechanism without the mask is based on the material design of SBM. Maskless screen printing process can implement easily a fine-pitch, low-cost, and lead-free solder-on-pad (SoP) technology. Its another advantage is ternary or quaternary lead-free SoP can be formed easily. The process includes two main steps: one is the thermally activated aggregation of solder powder on the metal pads on a substrate and the other is the reflow of the deposited powder on the pads. Only a small quantity of solder powder adjacent to the pads can join the first step, so a quite uniform SoP array on the substrate can be easily obtained regardless of the pad configurations. Through this process, an SoP array on an organic substrate with a pitch of 130 ${\mu}m$ is, successfully, formed.

New Generation of Lead Free Paste Development

  • Albrecht Hans Juergen;Trodler K. G.
    • Proceedings of the International Microelectronics And Packaging Society Conference
    • /
    • 2004.09a
    • /
    • pp.233-241
    • /
    • 2004
  • A new alloy definition will be presented concerning increasing demands for the board level reliability of miniaturized interconnections. The damage mechanism for LFBGA components on different board finishes is not quite understood. Further demands from mobile phones are the drop test, characterizing interface performance of different package constructions in relation to decreased pad constructions and therefore interfaces. The paper discusses the characterization of interfaces based on SnPb, SnPbXYZ, SnAgCu and SnAgCuInNd ball materials and SnAgCuInNd as solder paste, the stability after accelerated tests and the description of modified interfaces strictly related to the assembly conditions, dissolution behavior of finishes on board side and the influence of intermetallic formation. The type of intermetallic as well as the quantity of intermetallics are observed, primaliry the hardness, E modules describing the ability of strain/stress compensation. First results of board level reliability are presented after TCT-40/+150. Improvement steps from the ball formulation will be discussed in conjunction to the implementation of lead free materials In order to optimize ball materials for area array devices accelareted aging conditions like TCTs were used to analyze the board level reliability of different ball materials for BGA, LFBGA, CSP, Flip Chip. The paper outlines lead-free ball analysis in comparison to conventional solder balls for BGA and chip size packages. The important points of interest are the description of processability related to existing ball attach procedures, requirements of interconnection properties and the knowledge gained the board level reliability. Both are the primary acceptance criteria for implementation. Knowledge about melting characteristic, surface tension depend on temperature and organic vehicles, wetting behavior, electrical conductivity, thermal conductivity, specific heat, mechanical strength, creep and relaxation properties, interactions to preferred finishes (minor impurities), intermetallic growth, content of IMC, brittleness depend on solved elements/IMC, fatigue resistance, damage mechanism, affinity against oxygen, reduction potential, decontamination efforts, endo-/exothermic reactions, diffusion properties related to finishes or bare materials, isothermal fatigue, thermo-cyclic fatigue, corrosion properties, lifetime prediction based on board level results, compatibility with rework/repair solders, rework temperatures of modified solders (Impurities, change in the melting point or range), compatibility to components and laminates.

  • PDF

New Generation of Lead Free Solder Spheres 'Landal - Seal'

  • Walter H.;Trodler K. G.
    • Proceedings of the International Microelectronics And Packaging Society Conference
    • /
    • 2004.09a
    • /
    • pp.211-219
    • /
    • 2004
  • A new alloy definition will be presented concerning increasing demands for the board level reliability of miniaturized interconnections. The damage mechanism for LFBGA components on different board finishes is not quite understood. Further demands from mobile phones are the drop test, characterizing interface performance of different package constructions in relation to decreased pad constructions and therefore interfaces. The paper discusses the characterization of interfaces based on SnPb, SnPbXYZ, SnAgCu and SnAgCuInNd ball materials and SnAgCuInNd as solder paste, the stability after accelerated tests and the description of modified interfaces stric시y related to the assembly conditions, dissolution behavior of finishes on board side and the influence of intermetallic formation. The type of intermetallic as well as the quantity of intermetallics are observed, primaliry the hardness, E modules describing the ability of strain/stress compensation. First results of board level reliability are presented after TCT-40/+150. Improvement steps from the ball formulation will be discussed in conjunction to the implementation of lead free materials. In order to optimize ball materials for area array devices accelareted aging conditions like TCTs were used to analyze the board level reliability of different ball materials for BGA, LFBGA, CSP, Flip Chip. The paper outlines lead-free ball analysis in comparison to conventional solder balls for BGA and chip size packages. The important points of interest are the description of processability related to existing ball attach procedures, requirements of interconnection properties and the knowledge gained the board level reliability. Both are the primary acceptance criteria for implementation. Knowledge about melting characteristic, surface tension depend on temperature and organic vehicles, wetting behavior, electrical conductivity, thermal conductivity, specific heat, mechanical strength, creep and relaxation properties, interactions to preferred finishes (minor impurities), intermetallic growth, content of IMC, brittleness depend on solved elements/IMC, fatigue resistance, damage mechanism, affinity against oxygen, reduction potential, decontamination efforts, endo-/exothermic reactions, diffusion properties related to finishes or bare materials, isothermal fatigue, thermo-cyclic fatigue, corrosion properties, lifetime prediction based on board level results, compatibility with rework/repair solders, rework temperatures of modified solders (Impurities, change in the melting point or range), compatibility to components and laminates.

  • PDF

A Study on the Wetting Properties of UBM-coated Si-wafer (UBM(Under Bump Metallurgy)이 단면 증착된 Si-wafer의 젖음성에 관한 연구)

  • 홍순민;박재용;박창배;정재필;강춘식
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.7 no.2
    • /
    • pp.55-62
    • /
    • 2000
  • The wetting balance test was performed in an attempt to estimate the wetting properties of the UBM-coated Si-wafer on one side to the Sn-Pb solder. The wetting curves of the one and both side-coated UBM layers had the similar shape and the parameters characterizing the curve shape showed the similar transition tendency to the temperature. The wetting property estimation was possible with the new wettability indices from the wetting curves of one side-coated specimen; $F_{min}$, $F_{s}t_{s}$ and $t_s$. For UBM of Si-chip, Au/Cu/Cr UBM was better than Au/Ni/Ti in the point of wetting time. The contact angle of the one side coated Si-plate to the Sn-Pb solder could be calculated from the force balance equation by measuring the static state force and the tilt angle.

  • PDF

Via-size Dependance of Solder Bump Formation (비아 크기가 솔더범프 형성에 미치는 영향)

  • 김성진;주철원;박성수;백규하;이상균;송민규
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.8 no.1
    • /
    • pp.33-38
    • /
    • 2001
  • We investigate the via-size dependance of as-electroplated- and reflow-bump shapes for realizing both high-density and high-aspect ratio of solder bump. The solder bump is fabricated by subsequent processes as follows. After sputtering a TiW/Al electrode on a 5-inch Si-wafer, a thick photoresist for via formation it obtained by multiple-codling method and then vias with various diameters are defined by a conventional photolithography technique using a contact alinger with an I-line source. After via formation the under ball metallurgy (UBM) structure with Ti-adhesion and Cu-seed layers is sputtered on a sample. Cu-layer and Sn/pb-layer with a competition ratio of 6 to 4 are electroplated by a selective electroplating method. The reflow-bump diameters at bottom are unchanged, compared with as-electroplated diameters. As-electroplated- and reflow-bump shapes, however, depend significantly on the via size. The heights of as-electroplated and reflow bumps increase with the larger cia, while the aspect ratio of bump decreases. The nearest bumps may be touched by decreasing the bump pitch in order to obtain high-density bump. The touching between the nearest bumps occurs during the overplating procedure rather than the reflowing procedure because the mushroom diameter formed by overplating is larger than the reflow-bump diameter. The arrangement as zig-zag rows can be effective for realizing the flip-chip-interconnect bump with both high-density and high-aspect ratio.

  • PDF

Temperature Measurement and Contact Resistance of Au Stud Bump Bonding and Ag Paste Bonding with Thermal Heater Device (Au 스터드 범프 본딩과 Ag 페이스트 본딩으로 연결된 소자의 온도 측정 및 접촉 저항에 관한 연구)

  • Kim, Deuk-Han;Yoo, Se-Hoon;Lee, Chang-Woo;Lee, Taek-Yeong
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.17 no.2
    • /
    • pp.55-61
    • /
    • 2010
  • The device with tantalum silicide heater were bonded by Ag paste and Au SBB(Stud Bump Bonding) onto the Au coated substrate. The shear test after Au ABB and the thermal performance under current stressing were measured. The optimum condition of Au SBB was determined by fractured surface after die shear test and $350^{\circ}C$ for substrate, $250^{\circ}C$ for die during flip chip bonding with bonding load of about 300 g/bump. With applying 5W through heater on the device, the maximum temperature with Ag paste bonding was about $50^{\circ}C$. That with Au SBB on Au coated Si substrate showed $64^{\circ}C$. The difference of maximum temperatures is only $14^{\circ}C$, even though the difference of contact area between Ag paste bonding and Au SBB is by about 300 times and the simulation showed that the contact resistance might be one of the reasons.

Numerical Analysis for Thermal-deformation Improvement in TSOP(Thin Small Outline Package) by Anti-deflection Adhesives (TSOP(Thin Small Outline Package) 열변형 개선을 위한 전산모사 분석)

  • Kim, Sang-Woo;Lee, Hai-Joong;Lee, Hyo-Soo
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.20 no.3
    • /
    • pp.31-35
    • /
    • 2013
  • TSOP(Thin Small Outline Package) is the IC package using lead frame, which is the type of low cost package for white electronics, auto mobile, desktop PC, and so on. Its performance is not excellent compared to BGA or flip-chip CSP, but it has been used mostly because of low price of TSOP package. However, it has been issued in TSOP package that thermal deflection of lead frame occurs frequently during molding process and Au wire between semiconductor die and pad is debonded. It has been required to solve this problem through substituting materials with low CTE and improving structure of lead frame. We focused on developing the lead frame structure having thermal stability, which was carried out by numerical analysis in this study. Thermal deflection of lead frame in TSOP package was simulated with positions of anti-deflection adhesives, which was ranging 198 um~366 um from semiconductor die. It was definitely understood that thermal deflection of TSOP package with anti-deflection adhesives was improved as 30.738 um in the case of inside(198 um), which was compared to that of the conventional TSOP package. This result is caused by that the anti-deflection adhesives is contributed to restrict thermal expansion of lead frame. Therefore, it is expected that the anti-deflection adhesives can be applied to lead frame packages and enhance their thermal deflection without any change of substitutive materials with low CTE.

Interfacial Reactions of Sn-Ag-Cu solder on Ni-xCu alloy UBMs (Ni-xCu 합금 UBM과 Sn-Ag계 솔더 간의 계면 반응 연구)

  • Han Hun;Yu Jin;Lee Taek Yeong
    • Proceedings of the International Microelectronics And Packaging Society Conference
    • /
    • 2003.11a
    • /
    • pp.84-87
    • /
    • 2003
  • Since Pb-free solder alloys have been used extensively in microelectronic packaging industry, the interaction between UBM (Under Bump Metallurgy) and solder is a critical issue because IMC (Intermetallic Compound) at the interface is critical for the adhesion of mechanical and the electrical contact for flip chip bonding. IMC growth must be fast during the reflow process to form stable IMC. Too fast IMC growth, however, is undesirable because it causes the dewetting of UBM and the unstable mechanical stability of thick IMC. UP to now. Ni and Cu are the most popular UBMs because electroplating is lower cost process than thin film deposition in vacuum for Al/Ni(V)/Cu or phased Cr-Cu. The consumption rate and the growth rate of IMC on Ni are lower than those of Cu. In contrast, the wetting of solder bumps on Cu is better than Ni. In addition, the residual stress of Cu is lower than that of Ni. Therefore, the alloy of Cu and Ni could be used as optimum UBM with both advantages of Ni and Cu. In this paper, the interfacial reactions of Sn-3.5Ag-0.7Cu solder on Ni-xCu alloy UBMs were investigated. The UBMs of Ni-Cu alloy were made on Si wafer. Thin Cr film and Cu film were used as adhesion layer and electroplating seed layer, respectively. And then, the solderable layer, Ni-Cu alloy, was deposited on the seed layer by electroplating. The UBM consumption rate and intermetallic growth on Ni-Cu alloy were studied as a function of time and Cu contents. And the IMCs between solder and UBM were analyzed with SEM, EDS, and TEM.

  • PDF

Interfacial Reactions of Sn Solder with Variations of Under-Bump-Metallurgy and Reflow Time (Under Bump Metallurgy의 종류와 리플로우 시간에 따른 Sn 솔더 계면반응)

  • Park, Sun-Hee;Oh, Tae-Sung;Englemann, G.
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.14 no.3
    • /
    • pp.43-49
    • /
    • 2007
  • Thickness of intermetallic compounds and consumption rates of under bump metallurgies (UBMs) were investigated in wafer-level solder bumping with variations of UBM materials and reflow times. In the case of Cu UBM, $0.6\;{\mu}m-thick$ intermetallic compound layer was formed before reflow of Sn solder, and the average thickness of the intermetallic compound layer increased to $4\;{\mu}m$ by reflowing at $250^{\circ}C$ for 450 sec. On the contrary, the intermetallic layer had a thickness of $0.2\;{\mu}m$ on Ni UBM before reflow and it grew to $1.7\;{\mu}m$ thickness with reflowing for 450 sec. While the consumption rates of Cu UBM were 100nm/sec fur 15-sec reflow and 4.50-sec for 450-sec reflow, those of Ni UBM decreased to 28.7 nm/sec for 15-sec reflow and 1.82 nm/sec for 450-sec reflow.

  • PDF

Elastic Properties and Repeated Deformation Reliabilities of Stiffness-Gradient Stretchable Electronic Packages (강성도 경사형 신축 전자패키지의 탄성특성 및 반복변형 신뢰성)

  • Han, Kee Sun;Oh, Tae Sung
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.26 no.4
    • /
    • pp.55-62
    • /
    • 2019
  • Stiffness-gradient stretchable electronic packages of the soft PDMS/hard PDMS/FPCB structure were processed using the polydimethylsiloxane (PDMS) as the base substrate and the more stiff flexible printed circuit board (FPCB) as the island substrate. The elastic characteristics of the stretchable packages were estimated and their long-term reliabilities on stretching cycles and bending cycles were characterized. With 0.28 MPa, 1.74 MPa, and 1.85 GPa as the elastic moduli of the soft PDMS, hard PDMS, and FPCB, respectively, the effective elastic modulus of the soft PDMS/hard PDMS/FPCB package was estimated as 0.6 MPa. The resistance of the stretchable packages varied for 2.8~4.3% with stretching cycles ranging at 0~0.3 strain up to 15,000 cycles and for 0.9~1.5% with 15,000 bending cycles at a bending radius of 25 mm.