• Title/Summary/Keyword: Flip chip bonding

Search Result 147, Processing Time 0.041 seconds

Aging Characteristic of Intermetallic Compounds and Bonding Strength of Flip-Chip Solder Bump (플립 칩 솔더 범프의 접합강도와 금속간 화합물의 시효처리 특성)

  • 김경섭;장의구;선용빈
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.9 no.1
    • /
    • pp.35-41
    • /
    • 2002
  • Flip-chip interconnection that uses solder bump is an essential technology to improve the performance of micro-electronics which require higher working speed, higher density, and smaller size. In this paper, the shear strength of Cr/Cr-Cu/Cu UBM structure of the high-melting solder bump and that of low-melting solder bump after aging is evaluated. Observe intermetallic compound and bump joint condition at the interface between solder and UBM by SEM and TEM. And analyze the shear load concentrated to bump applying finite element analysis. As a result of experiment, the maximum shear strength of Sn-97wt%Pb which was treated 900 hrs aging has been decreased as 25% and Sn-37wt%Pb sample has been decreased as 20%. By the aging process, the growth of $Cu_6/Sn_5$ and $Cu_3Sn$ is ascertained. And the tendency of crack path movement that is interior of a solder to intermetallic compound interface is found.

  • PDF

Recent Advances in Fine Pitch Cu Pillar Bumps for Advanced Semiconductor Packaging (첨단 반도체 패키징을 위한 미세 피치 Cu Pillar Bump 연구 동향)

  • Eun-Chae Noh;Hyo-Won Lee;Jeong-Won Yoon
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.30 no.3
    • /
    • pp.1-10
    • /
    • 2023
  • Recently, as the demand for high-performance computers and mobile products increases, semiconductor packages are becoming high-integration and high-density. Therefore, in order to transmit a large amount of data at once, micro bumps such as flip-chip and Cu pillar that can reduce bump size and pitch and increase I/O density are used. However, when the size of the bumps is smaller than 70 ㎛, the brittleness increases and electrical properties decrease due to the rapid increase of the IMC volume fraction in the solder joint, which deteriorates the reliability of the solder joint. Therefore, in order to improve these issues, a layer that serves to prevent diffusion is inserted between the UBM (Under Bump Metallization) or pillar and the solder cap. In this review paper, various studies to improve bonding properties by suppressing excessive IMC growth of micro-bumps through additional layer insertion were compared and analyzed.

Shear Strength and Aging Characteristics in Solder Bumps for High Reliability Optical Module (고신뢰성 광모듈을 위한 솔더 범프의 전단강도와 시효 특성)

  • 유정희
    • Journal of Welding and Joining
    • /
    • v.21 no.2
    • /
    • pp.97-101
    • /
    • 2003
  • The change of microstructures in the base metal during transient liquid phase bonding process of directionally Ni base superalloy, GID-111 was investigated. Bonds were fabricated using a series of holding times(0~7.2ks) at three different temperatures. The flip chip bonding utilizing self-aligning characteristic of solder becomes mandatory to meet tolerances for the optical device. In this paper, a parametric study of aging condition and pad size of samples was evaluated. A TiW/Cu/electroplated Cu UBM structure was selected and the samples were aging treated to analyze the effect of intermetallic compounds with the time variations. An FIB technique was applied to the preparation of samples for TEM observations. An FIB technique is very useful to prepare TEM thin foil specimens from the solder joint interface. After aging treatment, the tendency to decrease in shear strength was measured and the structure of the solder and the UBM was observed by using SEM, TEM and EDS. As a result, the shear strength was decreased of about 21% in the 100${\mu}{\textrm}{m}$ sample at 17$0^{\circ}C$ aging compared with the maximum shear strength of the sample with the same pad size. In the case of the 12$0^{\circ}C$ aging treatment, 18% of decrease in shear strength was measured at the 100${\mu}{\textrm}{m}$ pad size sample. An intermetallic compound of Cu6Sn5 and Cu3Sn were also observed through the TEM measurement by using.

The Wetting Properties of UBM-coated Si-wafer to the Lead-free Solders in Si-wafer/Bumps/Glass Flip-Chip Bonding System

  • Hong, Soon-Min;Park, Jae-Yong;Park, Chang-Bae;Jung, Jae-Pil;Kang, Choon-Sik
    • Proceedings of the International Microelectronics And Packaging Society Conference
    • /
    • 2000.04a
    • /
    • pp.74-79
    • /
    • 2000
  • In an attempt to estimate the wetting properties of wettable metal layers by wetting balance method, an analysis of wetting curves of the coating layer was performed. Based on the analysis, wetting properties of UBM-coated Si-plate were estimated by the new wettability indices. The wetting curves of the one and both sides-coated UBM layers have the similar shape and show the similar tendency to the temperature. So the wetting property estimation of one side coating is possible with wetting balance method. For UBM of Si-chip, Cr/Cu/Au UBM is better than Ti/Ni/Au in the point of wetting time. At general reflow temperature, the wettability of high melting point solders(Sn-Sb, Sn-Ag) is better than that of few melting point ones(Sn-Bi, Sn-In).The contact angle of the one side coated plate to the solder can be calculated from the farce balance equation by measuring the static state force and the tilt angle.

  • PDF

Heat transfer analysis of CFD at the Ultrasonic horn bonding flip chip (플립칩 접합용 초음파 혼의 CFD 열유동 해석)

  • Shim, Hyun-Sik;Rhee, Gwang-Huun
    • Proceedings of the KSME Conference
    • /
    • 2008.11b
    • /
    • pp.2750-2753
    • /
    • 2008
  • This paper introduce the CFD analysis for predicting the heat transfer at the Ultrasonic horn. Approximately Ultrasonic horn separates two part. One is preheating part and the other is cooling part. Temperature of preheating part rise up by $260^{\circ}C$ that make it possible to attach a chip to a semiconductor. Also there is a piezo material in the cooling part. When piezo work, it generates heat of $100^{\circ}C$. It can stand by $150^{\circ}C$. But the high temperature conducted from the preheating part has a bad affect on the piezo. These situation make it necessary cooling at piezo. Previously except of the piezo, all of them are composed of the SUS440c that has good thermal conductivity. This study shows way that not only cooling the piezo but also cutting off the conduction between preheating part and cooling part by using the Ti and Duralumin that have low thermal conductivity compare with the SUS440c. Conclusion of CFD analysis that the heat coming from the piezo can't be transferred the horn cause of the Ti and Duralumin.

  • PDF

Recent Trends of Flip Chip Bonding Technology (플립 칩 본딩 기술의 최신 동향)

  • Choi, K.S.;Lee, H.;Bae, H.C.;Oem, Y.S.
    • Electronics and Telecommunications Trends
    • /
    • v.28 no.5
    • /
    • pp.100-110
    • /
    • 2013
  • 플립 칩 본딩 기술은 1960년대에 개발된 기술이지만 가격 경쟁력, 경박단소(輕薄短小)의 부품 구현, 뛰어난 전기적 특성으로 인해 최근에 와서 다시금 주목 받고 있고, 관련 시장이 지속적으로 성장하고 있는 분야이다. 기술 응용 분야로는 스마트 폰, 타블렛 PC 등 개인 휴대 단말기에서 고성능 서버, 게임 컨트롤로 등 다양한 제품을 아우르고 있다. 미세 피치의 경우 관련 시장이 2018년까지 연평균 35%의 폭발적인 성장을 보일 것으로 예측되고 있다. 따라서, 국내외 기업, 연구소, 학계 등에서 활발한 연구 활동이 진행되고 있다. 본고에서는 플립 칩 본딩 기술의 세부 기술을 살펴보며 동시에 피치에 따라 각 세부 기술에 있어 최근에 개발되고 있는 기술 동향을 논의하고자 한다.

  • PDF

Optical PCB and Packaging Technology (광 PCB 및 패키징 기술)

  • Ryu, Jin-Hwa;Kim, Dong-Min;Kim, Eung-Soo;Jeong, Myung-Yung
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.18 no.1
    • /
    • pp.7-13
    • /
    • 2011
  • According to increasing of data transfer rate, printed circuit board (PCB) is required improvement of transmission speed. Optical PCB and its packaging technology can be one of the solutions that overcome the limitations of conventional electrical PCB. The data transmission capacity will be increased 10 Tbps at 2015. To this end, studies on various OPCB technologies are being conducted. For cost-effective and high- performance OPCB, studies of optical coupling by polymer replication process are conducted. In this work, optical waveguide and optical fiber array block were sequentially fabricated by polymer pattern replication method. Using this method we successfully demonstrate low loss optical fiber coupling between optical waveguide and optical fiber arrays. And researches on flip chip bonding process and using electro-optic connectors for packaging are conducted.

Novel Bumping Process for Solder on Pad Technology

  • Choi, Kwang-Seong;Bae, Ho-Eun;Bae, Hyun-Cheol;Eom, Yong-Sung
    • ETRI Journal
    • /
    • v.35 no.2
    • /
    • pp.340-343
    • /
    • 2013
  • A novel bumping process using solder bump maker is developed for the maskless low-volume solder on pad (SoP) technology of fine-pitch flip chip bonding. The process includes two main steps: one is the aggregation of powdered solder on the metal pads on a substrate via an increase in temperature, and the other is the reflow of the deposited powder to form a low-volume SoP. Since the surface tension that exists when the solder is below its melting point is the major driving force of the solder deposit, only a small quantity of powdered solder adjacent to the pads can join the aggregation process to obtain a uniform, low-volume SoP array on the substrate, regardless of the pad configurations. Through this process, an SoP array on an organic substrate with a pitch of $130{\mu}m$ is successfully formed.

Novel Bumping Material for Solder-on-Pad Technology

  • Choi, Kwang-Seong;Chu, Sun-Woo;Lee, Jong-Jin;Sung, Ki-Jun;Bae, Hyun-Cheol;Lim, Byeong-Ok;Moon, Jong-Tae;Eom, Yong-Sung
    • ETRI Journal
    • /
    • v.33 no.4
    • /
    • pp.637-640
    • /
    • 2011
  • A novel bumping material, which is composed of a resin and Sn3Ag0.5Cu (SAC305) solder power, has been developed for the maskless solder-on-pad technology of the fine-pitch flip-chip bonding. The functions of the resin are carrying solder powder and deoxidizing the oxide layer on the solder power for the bumping on the pad on the substrate. At the same time, it was designed to have minimal chemical reactions within the resin so that the cleaning process after the bumping on the pad can be achieved. With this material, the solder bump array was successfully formed with pitch of 150 ${\mu}m$ in one direction.

High Speed Cu Pillar and Low Alpha Sn-Ag Solder Plating Solution for Wafer Bump (웨이퍼 범프 도금을 위한 고속용 구리 필러 및 저알파선 주석-은 솔더 도금액)

  • Kim, Dong-Hyeon;Lee, Seong-Jun;No, Gi-Ryong;Kim, Geon-Ho
    • Proceedings of the Korean Institute of Surface Engineering Conference
    • /
    • 2015.05a
    • /
    • pp.31-31
    • /
    • 2015
  • 본 연구는, TAB(Tape Automated Bonding)접속이나 Flip Chip 접속에 의한 패캐징을 실현시키기 위해, 실리콘 웨이퍼 표면에 구리 필러 및 주석 합금을 전기 도금법으로 형성하는 전기 접점용 범프에 관한 것이다. 본 연구에서는, 균일 범프 두께, 범프 표면의 균일화, 범프 내의 보이드 발생 문제 해결, 균일한 합금 조성 및 도금 속도의 고속화를 위해, Cu 도금액 및 Sn-Ag 도금액의 첨가제에 의한 표면 형상의 제어를 중심으로 그 성능에 대해 보고한다.

  • PDF