• Title/Summary/Keyword: Field Effect Mobility

Search Result 517, Processing Time 0.029 seconds

MBE 성장된 InAs 나노선의 열전 물성

  • Jeon, Seong-Gi;Yu, Jin;Park, Dong-U;Lee, Sang-Jun;Song, Jae-Yong
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2014.02a
    • /
    • pp.470.1-470.1
    • /
    • 2014
  • InAs는 high mobility를 갖는 III-V 화합물 반도체로 최근 InAs 나노선 기반 electronic transport에 대한 연구가 활발히 진행되고 있다. 또한, InAs는 n-type의 중온 영역대의 열전물질로서 나노선이나 나노박막과 같은 저 차원 구조의 열전 특성에 대한 보고가 이루어 지고 있다. 대부분의 InAs 나노선의 성장 방법은 화학기상증착법에 의한 것으로, 상온에서 $100{\mu}V/K$ 이하의 낮은 Seebeck 계수 값을 나타내고 있다. 본 연구는 무촉매 상태에서 MBE (Molecular beam epitaxy) 성장시킨 InAs 나노선의 열전 특성을 측정하였다. MTMP (Microfabricated Thermoelectric measurement platform)를 이용하여 50 K에서 300 K까지의 온도 영역에서 전기전도도, Seebeck 계수의 측정을 진행하였다. 그 결과 Seebeck 계수 값은 상온에서 대략 $200{\mu}V/K$로 높게 나타나고 있으며, 동일한 나노선의 상온 전기전도도는 대략 9800 S/m로 많은 보고들과 비슷한 수준의 수치가 나타나고 있다. Transconductance 측정을 통한 field-effect mobility와 carrier 농도를 평가한 결과가 Mott formula에서 계산된 carrier 농도와 유사한 결과를 나타내었다. 매우 큰 Seebeck 는 carrier 농도가 낮은 것에 기인한 것으로 판단된다.

  • PDF

Fabrication of thin Film Transistor on Plastic Substrate for Application to Flexible Display (Flexible 디스플레이로의 응용을 위한 플라스틱 기판 위의 박막트랜지스터의 제조)

  • 배성찬;오순택;최시영
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.40 no.7
    • /
    • pp.481-485
    • /
    • 2003
  • Amorphous silicon (a-Si:H) based TFT process has been studied at the maximum temperature of 15$0^{\circ}C$ with 25${\mu}{\textrm}{m}$ thick flexible and adhesive tape type polyimide foil substrate, which has benefit on handling a rugged, flexible plastic substrate trough sticking simply it to glass. This paper summarize the process procedure of the TFT on the plastic substrate and shows its electrical characteristics in comparison with glass substrate using primarily the ON/OFF current ratio and the field effect mobility as the quality criterion. The a-SiN:H coating layer played an important role in decreasing surface roughness of plastic substrate, so leakage current of TFT was decreased and mobility was increased. The results show that high quality a-Si:H TFTs can be fabricated on the plastic substrates through coating a rough plastic surface with a-SiN:H.

Organic TFT fabricated on ultra-thin flexible plastic with a rigid glass support

  • Son, Young-Rae;Han, Seung-Hoon;Lee, Sun-Hee;Lee, Ki-Jung;Choi, Min-Hee;Choo, Dong-Joon;Jang, Jin
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2007.08a
    • /
    • pp.756-759
    • /
    • 2007
  • We have fabricated pentacene OTFT on ultra-thin flexible polyimide film with a rigid glass support. Polyimide film of the thickness of $10{\mu}m$ has formed on glass by spin coating from the solution. After the entire OTFT process, the OTFT exhibited a fieldeffect mobility of $0.4\;cm^2/Vs$, an $I_{on}/I_{off}$ ratio of $10^7$ and a subthreshold swing of 0.7 V/dec. The OTFT on polyimide film has been detached from the glass support and laminated on a plastic support of $130\;{\mu}m-thick$ PET film. After the detach process, in spite of the degrading of its field-effect mobility, the OTFT showed high $I_{on}/I_{off}$ as high $as{\sim}10^6$.

  • PDF

Transparent ZnO thin film transistor with long channel length of 1mm (1mm의 채널을 갖는 ZnO 투명 박막 트랜지스터)

  • Lee, Choong-Hee;Ahn, Byung-Du;Oh, Sang-Hoon;Kim, Gun-Hee;Lee, Sang-Yeol
    • Proceedings of the KIEE Conference
    • /
    • 2006.10a
    • /
    • pp.34-35
    • /
    • 2006
  • Transparent ZnO thin film transistor (TFT) is fabricated on the glass substrates. The device consists of a high mobility intrinsic ZnO as a semiconductor active channel, Ga doped ZnO (GZO) as an electrode, $HfO_2$ as a gate insulator. GZO and $HfO_2$ layers are prepared by using a pulsed laser deposition and intrinsic ZnO layers are fabricated by using an rf-magnetron sputtering, respectively. The transparent TFT is highly transparent (> 87 %) and exhibits n-channel, enhancement mode behavior with a field-effect mobility as large as $11.7\;cm^2/Vs$ and a drain current on-to-off ratio of about $10^5$.

  • PDF

Characteristics of Organic Thin Film Transistors with Organic and Organic-inorganic Hybrid Polymer Gate Dielectric (유기물과 유무기 혼합 폴리머 게이트 절연체를 사용한 유기 박막 트랜지스터의 특성)

  • Bae, In-Seob;Lim, Ha-Young;Cho, Su-Heon;Moon, Song-Hee;Choi, Won-Seok
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.22 no.12
    • /
    • pp.1009-1013
    • /
    • 2009
  • In this study, we have been synthesized the dielectric layer using pure organic and organic-inorganic hybrid precursor on flexible substrate for improving of the organic thin film transistors (OTFTs) and, design and fabrication of organic thin-film transistors (OTFTs) using small-molecule organic semiconductors with pentacene as the active layer with record device performance. In this work OTFT test structures fabricated on polymerized substrates were utilized to provide a convenient substrate, gate contact, and gate insulator for the processing and characterization of organic materials and their transistors. By an adhesion development between gate metal and PI substrate, a PI film was treated using $O_2$ and $N_2$ gas. The best peel strength of PI film is 109.07 gf/mm. Also, we have studied the electric characteristics of pentacene field-effect transistors with the polymer gate-dielectrics such as cyclohexane and hybrid (cyclohexane+TEOS). The transistors with cyclohexane gate-dielectric has higher field-effect mobility, $\mu_{FET}=0.84\;cm^2/v_s$, and smaller threshold voltage, $V_T=-6.8\;V$, compared with the transistor with hybrid gate-dielectric.

The Change of I-V Characteristics by Gate Voltage Stress on Few Atomic Layered MoS2 Field Effect Transistors (수 원자층 두께의 MoS2 채널을 가진 전계효과 트랜지스터의 게이트 전압 스트레스에 의한 I-V 특성 변화)

  • Lee, Hyung Gyoo;Lee, Gisung
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.31 no.3
    • /
    • pp.135-140
    • /
    • 2018
  • Atomically thin $MoS_2$ single crystals have a two-dimensional structure and exhibit semiconductor properties, and have therefore recently been utilized in electronic devices and circuits. In this study, we have fabricated a field effect transistor (FET), using a CVD-grown, 3 nm-thin, $MoS_2$ single-crystal as a transistor channel after transfer onto a $SiO_2/Si$ substrate. The $MoS_2$ FETs displayed n-channel characteristics with an electron mobility of $0.05cm^2/V-sec$, and a current on/off ratio of $I_{ON}/I_{OFF}{\simeq}5{\times}10^4$. Application of bottom-gate voltage stresses, however, increased the interface charges on $MoS_2/SiO_2$, incurred the threshold voltage change, and degraded the device performance in further measurements. Exposure of the channel to UV radiation further degraded the device properties.

Facile Fabrication Process for Graphene Nanoribbon Using Nano-Imprint Lithography(NIL) and Application of Graphene Pattern on Flexible Substrate by Transfer Printing of Silicon Membrane (나노임프린트 리소그래피 기술을 이용한 그래핀 나노리본 트랜지스터 제조 및 그래핀 전극을 활용한 실리콘 트랜지스터 응용)

  • Eom, Seong Un;Kang, Seok Hee;Hong, Suck Won
    • Korean Journal of Materials Research
    • /
    • v.26 no.11
    • /
    • pp.635-643
    • /
    • 2016
  • Graphene has shown exceptional properties for high performance devices due to its high carrier mobility. Of particular interest is the potential use of graphene nanoribbons as field-effect transistors. Herein, we introduce a facile approach to the fabrication of graphene nanoribbon (GNR) arrays with ~200 nm width using nanoimprint lithography (NIL), which is a simple and robust method for patterning with high fidelity over a large area. To realize a 2D material-based device, we integrated the graphene nanoribbon arrays in field effect transistors (GNR-FETs) using conventional lithography and metallization on highly-doped $Si/SiO_2$ substrate. Consequently, we observed an enhancement of the performance of the GNR-transistors compared to that of the micro-ribbon graphene transistors. Besides this, using a transfer printing process on a flexible polymeric substrate, we demonstrated graphene-silicon junction structures that use CVD grown graphene as flexible electrodes for Si based transistors.

Effects of Residual PMMA on Graphene Field-Effect Transistor

  • Jung, J.H.;Kim, D.J.;Sohn, I.Y.;Lee, N.E.
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2012.02a
    • /
    • pp.561-561
    • /
    • 2012
  • Graphene, two dimensional single layer of carbon atoms, has tremendous attention due to its superior property such as fast electron mobility, high thermal conductivity and optical transparency, and also found many applications such as field-effect transistors (FET), energy storage and conversion, optoelectronic device, electromechanical resonators and chemical sensors. Several techniques have been developed to form the graphene. Especially chemical vapor deposition (CVD) is a promising process for the large area graphene. For the electrically isolated devices, the graphene should be transfer to insulated substrate from Cu or Ni. However, transferred graphene has serious drawback due to remaining polymeric residue during transfer process which induces the poor device characteristics by impurity scattering and it interrupts the surface functionalization for the sensor application. In this study, we demonstrate the characteristics of solution-gated FET depending on the removal of polymeric residues. The solution-gated FET is operated by the modulation of the channel conductance by applying a gate potential from a reference electrode via the electrolyte, and it can be used as a chemical sensor. The removal process was achieved by several solvents during the transfer of CVD graphene from a copper foil to a substrate and additional annealing process with H2/Ar environments was carried out. We compare the properties of graphene by Raman spectroscopy, atomic force microscopy(AFM), and X-ray Photoelectron Spectroscopy (XPS) measurements. Effects of residual polymeric materials on the device performance of graphene FET will be discussed in detail.

  • PDF

Precise pressure sensor using piezoelectric nanocomposites integrated directly in organic field-effect transistors

  • Tien, Nguyen Thanh;Trung, Tran Quang;Seol, Young-Gug;Lee, Nae-Eung
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2011.02a
    • /
    • pp.500-500
    • /
    • 2011
  • With recent advances in flexible and stretchable electronics, the development of physically responsive field-effect transistors (physi-FETs) that are easily integrated with transformable substrates may enable the omnipresence of physical sensing devices in electronic gadgets. However, physical stimuli typically induce whole sensing physi-FET devices under global influences that also cause changes in the parameters of FET transducers, such as channel mobility and dielectric capacitance that prevent proper interpretations of response in sensing materials. Extended-gate structures with isolated stimuli have been used recently in physi-FETs to demonstrate performances of sensing materials only. However, such approaches are limited to prototype researches since isolated stimuli rarely occur in real-life applications. In this report, we theoretically and experimentally demonstrated that integrating piezoelectric nanocomposites directly into flexible organic FETs (OFETs) as gate dielectrics provides a general research direction to physi-FETs with a simple device structure and the capability of precisely investigating functional materials. Measurements with static stimulations, which cannot be performed in conventional systems, exhibited giant-positive d33 values of nanocomposites of barium titanate (BT) NPs and poly (vinylidene fluoride-trifluoroethylene) (P(VDF-TrFE)).

  • PDF

MoS2 Field Effect Transistor 저전력 고성능 소자 구현을 위한 게이트 구조 설계 최적화

  • Park, Il-Hu;Jang, Ho-Gyun;Kim, Cheol-Min;Lee, Guk-Jin;Kim, Gyu-Tae
    • Proceeding of EDISON Challenge
    • /
    • 2016.03a
    • /
    • pp.292-294
    • /
    • 2016
  • 이황화몰리브덴을 활용한 전계효과트랜지스터(Field Effect Transistor)는 채널 물질의 우수한 특성으로 차세대 저전력 고성능 스위치와 광전소자로 주목받고있다. Underlap 게이트 구조에서 게이트 길이(L_G), 절연체 두께(T), 절연체 상대유전율(${\varepsilon}_r$)에 따라 변화하는 소자특성을 분석하여 저전력 고성능 $MoS_2$ 전계효과트랜지스터를 위한 게이트 구조 최적화방법을 모색하였다. EDISON simulator 중 Tight-binding NEGF 기반 TMD FET 소자 성능 및 특성 해석용 S/W를 활용하여 게이트 구조에 따른 게이트 전압 - 드레인 전류 상관관계(transfer characteristic)를 얻고, Y-function method를 이용하여 채널 유효전하이동도(Effective Mobility), Sub-threshold Swing, on/off 전류비(on/off current ratio)를 추출하여 비교 분석하였다. 시뮬레이션으로 추출한 소자의 최대 채널 유효전하이동도는 $37cm^2V^{-1}s^{-1}$, on/off 전류비는 $10^4{\sim}10^5$, Sub-threshold Swing은 ~38mV/dec 수준을 보였다.

  • PDF