• Title/Summary/Keyword: Drain impedance

Search Result 29, Processing Time 0.027 seconds

A study on the impedance effect of nonvolatile memory devices (비휘발성 기억소자의 저항효과에 관한 연구)

  • 강창수
    • Electrical & Electronic Materials
    • /
    • v.8 no.5
    • /
    • pp.626-632
    • /
    • 1995
  • In this paper, The effect of the impedances in SNOSFET's memory devices has been developed. The effect of source and drain impedances measured by means of two bias resistances - field effect bias resistance by inner region, external bias resistance. The effect of the impedances by source and drain resistance shows the dependence of the function of voltages applied to the gate. It shows the differences of change in source drain voltage by means of low conductance state and high conductance state. It shows the delay of threshold voltages. The delay time of low conductance state and high conductance state by the impedances effect shows 3[.mu.sec] and 1[.mu.sec] respectively.

  • PDF

Analytical Thermal Noise Model of Deep-submicron MOSFETs

  • Shin, Hyung-Cheol;Kim, Se-Young;Jeon, Jong-Wook
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.6 no.3
    • /
    • pp.206-209
    • /
    • 2006
  • This paper presents an analytical noise model for the drain thermal noise, the induced gate noise, and their correlation coefficient in deep-submicron MOSFETs, which is valid in both linear region and saturation region. The impedance field method was used to calculate the external drain thermal noise current. The effect of channel length modulation was included in the analytical equation. The noise behavior of MOSFETs with decreasing channel length was successfully predicted from our model.

A Study on the Impedance Effect of Nonvolatile SNOSEFT EFFPROM Memory Devices (비휘발성 SNOSEFT EFFPROM 기억소자의 임피던스 효과에 관한 연구)

  • 강창수;김동진;김선주;이상배;이성배;서광열
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 1995.05a
    • /
    • pp.86-89
    • /
    • 1995
  • In this pacer, The effect of the impedances in SNOSEFT s memory devices has been developed. The effect of source and drain impedances are measuring using the method of the field effect bias resistance in the inner resistance regions of the device structure and external bias resistance. The effect of impedance by source and drain resistance shows according to increasing to the storage of memory charges, shows according to a function of decreasing to the gate voltages, shows the delay of threshold voltages, The delay time of low conductance state and high conductance state by the impedance effect shows 3 [${\mu}$sec] and 1[${\mu}$sec] respectively.

  • PDF

Impedance Measurement and Matching Technique for Medium-Voltage Powerline Communication (고압전력선 통신을 위한 임피던스 측정 및 정합 방안 연구)

  • 이재조;유정훈;홍충선;이대영
    • The Transactions of the Korean Institute of Electrical Engineers D
    • /
    • v.53 no.5
    • /
    • pp.345-352
    • /
    • 2004
  • Currently, high data rate PLC(Power Line Communications), up to 100 Mbps, which use frequency bandwidth between 2 MHz and 30 MHz is investigated very hard, and commercial PLC modem for low voltage powerline network (indoor) is coming soon into communication market. For the purpose of developing a fit communication system which has little distortion of signal and attenuation, it is surely necessary to know about channel environments of powerline. Especially, the impedance measurement of the powerline and impedance matching are very important. As is known, since medium-voltage powerline (22.9 ㎸) is still working, it is not so simple to measure the powerline impedance. In our study, a portable impedance measurement equipment is developed. It consists of coupling capacitor, a drain coil and impedance matching transformer. The equipment is easily connected to medium voltage line and impedance of power line is measured using a network analyzer. Also, measurement results are used for impedance matching of PLC signal. In fact, matching transformer with several different impedances are used. The matching transformer is connected between coupling capacitor and signal port. In this paper, the developed portable impedance measurement equipment and impedance measurement results are presented. Also impedance matching technique using matching transformers will be explained. We showed the result of the improved performance by the impedance matching.

Development of Signal Coupler for Power Line Communication over Medium Voltage Distribution Line (고압 배전선로 전력선 통신 신호결합장치 개발)

  • Lee Jae-Jo;Park Young-Jin;Oh Hui-Myoung;Kim Kwan-Ho;Lee Dae-Young
    • The Transactions of the Korean Institute of Electrical Engineers D
    • /
    • v.54 no.6
    • /
    • pp.409-416
    • /
    • 2005
  • For broadband high-data-rate power line communication with the allocated frequency bandwidth from 2 to 30 MHz on medium voltage (MV) distribution power lines, a signal coupling unit is developed. The coupling unit is composed of a coupling capacitor for coupling communication signal, a drain coil, and an impedance matching part. The coupling capacitor made of ceramic capacitor is designed for transmission property of better than 1 dB in the frequency range. The drain coil is used for preventing low frequency high voltage from junction of medium voltage power line in case that a coupling capacitor is not working properly any more. Also, using ferrite core, a novel broadband impedance matching transformer is developed. A complete coupling unit with a coupling capacitor, a drain coil, and a matching transformer is housed by polymer for good isolation and distinguishing from high voltage electric facilities. Each is fabricated and its frequency behavior is tested. Finally, complete signal couplers are equipped in a MV PLC test bed and their performance are measured. The measurement shows that the coupling capacitor works excellently.

Design of Broadband FET Switch Using Drain Impedance Transformation Network (드레인 임피던스 변환회로를 이용한 광대역 FET 스위치 설계)

  • Choi, Won;No, Hee-Jung;Oh, Chung-Kyun;Koo, Kyung-Heon
    • Proceedings of the IEEK Conference
    • /
    • 2003.11c
    • /
    • pp.60-63
    • /
    • 2003
  • This paper describes the design and the simulation of a V-band single pole double throw (SPDT) FET switch fur millimeter-wave applications using drain impedance transformation network with CPW transmission line. The designed switch has about 10% bandwidth at 60GHz. Insertion loss is better than 3dB fur the ON state and Isolation is larger than 30dB fer the OFF state. The maximum isolation is 43.4dB at 60GHz with input power of 10dBm. The yield analysis is done considering the effects of pHEMT variations.

  • PDF

Effects of Source and Load Impedance on the Linearity of GaAs MESFET (GaAs MESFET의 소오스 및 부하 임피던스가 선형성에 미치는 영향)

  • 안광호;이승학;정윤하
    • The Journal of Korean Institute of Electromagnetic Engineering and Science
    • /
    • v.10 no.5
    • /
    • pp.663-671
    • /
    • 1999
  • The linearity of the GaAs FET power amplifier(PA) is greatly influenced by source and load impedance for the FETs. The third order intermodulation products, IM3, from the GaAs FET PA are investigated in relation with source and load impedance. From heuristic as well as analytic point of view, e.g., Volterra series analysis, is employed to analyze the effects of nonlinear circuit elements, gate-source capacitance, $C_{gs}$, and drain-source current, $I_{ds}$. The sweet spots where soure and load impedance produce the least intermodulation products are calculated and compared with the load and source pull data with good agreements. It also shows that source impedance has a greater effect on the intermodulation products than the load impedcnce.

  • PDF

Pulsed-Bias Pulsed-RF Passive Load-Pull Measurement of an X-Band GaN HEMT Bare-chip (X-대역 GaN HEMT Bare-Chip 펄스-전압 펄스-RF 수동 로드-풀 측정)

  • Shin, Suk-Woo;Kim, Hyoung-Jong;Choi, Gil-Wong;Choi, Jin-Joo;Lim, Byeong-Ok;Lee, Bok-Hyung
    • The Journal of The Korea Institute of Intelligent Transport Systems
    • /
    • v.10 no.1
    • /
    • pp.42-48
    • /
    • 2011
  • In this paper, a passive load-pull using a GaN HEMT (Gallium Nitride High Electron Mobility Transistor) bare-chip in X-band is presented. To obtain operation conditions that characteristic change by self-heating was minimized, pulsed drain bias voltage and pulsed-RF signal is employed. An accuracy impedance matching circuits considered parasitic components such as wire-bonding effect at the boundary of the drain is accomplished through the use of a electro-magnetic simulation and a circuit simulation. The microstrip line length-tunable matching circuit is employed to adjust the impedance. The measured maximum output power and drain efficiency of the pulsed load-pull are 42.46 dBm and 58.7%, respectively, across the 8.5-9.2 GHz band.

Design of a Distributed Mixer Using Dual-Gate MESFET's (Dual-Gate MESFET를 이용한 분포형 주파수 혼합기의 설계)

  • Oh, Yang-Hyun;An, Jeong-Sig;Kim, Han-Suk;Lee, Jong-Arc
    • Journal of IKEEE
    • /
    • v.2 no.1 s.2
    • /
    • pp.15-23
    • /
    • 1998
  • In this paper, distributed mixer is studied at microwave frequency. The circuit of distributed mixer composed of gate 1,2, drain transmission lines, matching circuits in input and output terminal, DGFET's. For impedance matching of input and output port at higher frequency, image impedance concept is introduced. In distributed mixer, a DGFET's impedances are absorbed by artificial transmission line, this type of mixer can get a very broadband characteristics compared to that of current systems. A RF/LO signal is applied to each gate input port, and are excited the drain transmission line through transcondutance of the DGFET's. The output signals from each drain port of DGFET's added in same phases. We designed and frabricated the distributed mixer, and a conversion gain, noise figure, bandwidth, LO/RF isolation of the mixer are shown through computer simulation and experimentation.

  • PDF

Class-B high efficiency power amplifier by harmonic tuning iwth optimum load impedance (최적 부하 임피던스와 하모닉 튜닝을 이용한 B급 고효율 전력 증폭기의 설계)

  • 류정호;조영송;신철재
    • Journal of the Korean Institute of Telematics and Electronics A
    • /
    • v.33A no.6
    • /
    • pp.52-61
    • /
    • 1996
  • In this paper, harmonic-tuning method to achieve the maximum efficiency is proposed. Harmonic tuning method is applied to the optimum load impedance of a class B amplifier, which is extracted by using the modified cripps method. High efficiency power amplifier utilizing GaAs MESFET is designed and fabricated in the 835MHz band. The performance of th eamplifier is presented by having output power of 30.8dBm, drain efficiency of 80.5% and power added efficiency of 66% with an associated power gain of 7.4dB.

  • PDF