• 제목/요약/키워드: Digital Frequency Synthesizer

검색결과 124건 처리시간 0.023초

2 GHz 8 비트 축차 비교 디지털-위상 변환기 (A 2-GHz 8-bit Successive Approximation Digital-to-Phase Converter)

  • 심재훈
    • 센서학회지
    • /
    • 제28권4호
    • /
    • pp.240-245
    • /
    • 2019
  • Phase interpolation is widely adopted in frequency synthesizers and clock-and-data recovery systems to produce an intermediate phase from two existing phases. The intermediate phase is typically generated by combining two input phases with different weights. Unfortunately, this results in non-uniform phase steps. Alternatively, the intermediate phase can be generated by successive approximation, where the interpolated phase at each approximation stage is obtained using the same weight for the two intermediate phases. As a proof of concept, this study presents a 2-GHz 8-bit successive approximation digital-to-phase converter that is designed using 65-nm CMOS technology. The converter receives an 8-phase clock signal as input, and the most significant bit (MSB) section selects four phases to create two sinusoidal waveforms using a harmonic rejection filter. The remaining least significant bit (LSB) section applies the successive approximation to generate the required intermediate phase. Monte-Carlo simulations show that the proposed converter exhibits 0.46-LSB integral nonlinearity and 0.31-LSB differential nonlinearity with a power consumption of 3.12 mW from a 1.2-V supply voltage.

WCDMA 디지털 광 중계기용 Up-converter 설계 및 제작 (Design and Implementation of Up-converter for WCDMA Digital Optic Repeater)

  • 최영선;강원구;장인봉
    • 한국정보통신학회:학술대회논문집
    • /
    • 한국해양정보통신학회 2003년도 춘계종합학술대회
    • /
    • pp.586-589
    • /
    • 2003
  • Repeater is developed. Based on the systems The up-converter of the WCDMA Digital Optic pecifications, the structure of the up-converter is accomplished and its block diagram is drawn. The up-converter is implemented according to these block diagrams. Subsequently the low pass filter, the automatic level controlled attenuator, the frequency synthesizer and other components for the up-converter are designed and implemented, and a main board to integrate these modules is also manufactured. To reduce the noise floor of system and suppress the RF spurious noise, a PCB layout is performed carefully. For each module consisting of the up-converter and the entire system, the performance tests are accomplished to check the performance about the specifications.

  • PDF

DDS(Direct Digital Synthesis)를 이용한 6채널DSB(Double-SideBand) 변조기 구현에 관한 연구 (A Study on Implementation of 6 Channel DSB Modulator using DDS)

  • 하재승
    • 한국컴퓨터산업학회논문지
    • /
    • 제2권8호
    • /
    • pp.1063-1068
    • /
    • 2001
  • 본 논문에서는 DDS 기법을 사용하여 광학음향효과 발생기의 고 정밀 6채널 DSB 변조기를 설계를 하였다. 또한 IEEE-488 인터페이스를 사용하여 다른 계측기와의 연동이 가능하도록 구성하였으며, DDS와 DAC의 제어를 위한 디바이스 드라이버를 80C51계열의 마이크로프로세서 어셈블러를 이용하여 작성하였다. 이러한 결과로 고 정밀 6채널 DSB 변조기는 기존의 변조기에 비해 주파수 가변 범위, 분해능, 스위칭 시간 등의 중요한 특성들이 개선되었으며, 이로 인해 정밀한 주파수 합성 시스템으로 사용이 가능할 것이라 예측된다.

  • PDF

1.0.$\mu$ CMOS SOG로 구현한 직접 디지털 주파수합성기의 성능에 관한 고찰 (A study on the Direct Digitral Frequency Synthesizer Implemented in the 1.0$\mu$ CMOS SOG and Its Performance)

  • 김대용;이종선
    • 전자공학회논문지D
    • /
    • 제34D권3호
    • /
    • pp.41-51
    • /
    • 1997
  • In this study, two types of the direct digital frequency synthesizers (DDFS) designed and implemented using 1.0.mu.m CMOS gatearray(SOG) technolgoies are interoduced. To analize the effect of the number of phase bits(L), address data bits(A), and DAC bits (D) on the output spectrums of the DDFSs, the NCO-based BCD-DDFS composed of L=24, A=14, and D=8, and the improved binary-DDFS composed of L=24, A=8, and D=10 have been studied. The chips have been designed with and without a noise shapper to reduce spurious noises due to phase truncation and reduced sine ROM in output spectrum.

  • PDF

Switched Capacitor Filter를 이용한 한국어자음합성에 관한 연구 (A Study on the Korean Consonants Synthesis using Switched-Capaciter Filter)

  • 이영훈;이대영
    • 한국통신학회논문지
    • /
    • 제9권1호
    • /
    • pp.30-38
    • /
    • 1984
  • 本論文에서는 中心周波數를 클럭周波數에 의해 線型的으로 변화시킬 수 있고 選揮度와 最大利得은 캐패시터 array에 의해 디지틀信號로 制擧할 수 있는 프로그램 可能한 2次SC filter를 構成하였다. 또한 이 filter를 이용하여 formant音聲合成시스템을 構成하고 韓國誤子音을 合成함으로써 이 filter를 가지고 韓國語의 대부분이 吟聲을 實時間으로 合成할 수 있다는 可能性을 보였다.

  • PDF

Schottky 다이오드를 이용한 Six-port용 L/Ku-band 광대역 Power detector 설계 제작 (Design and Implementation of L/Ku-band Broadband Power Detector using Schottky Diode)

  • 김영완
    • 한국정보통신학회:학술대회논문집
    • /
    • 한국해양정보통신학회 2006년도 춘계종합학술대회
    • /
    • pp.615-618
    • /
    • 2006
  • 본 논문에서는 직접 변환 방식인 six-port의 RF 출력 신호를 검파하고 요구 대역폭에서 입력 주파수 신호에 대한 진폭 및 위상차를 선형적으로 출력하는 광역 power detector를 설계 제작한다. Six-port 출력단에 접속되는 power detector는 높은 정합도를 갖고 반사파로 인한 Six-port 간 위상 불일치를 방지하고, 넓은 대역폭에서 낮은 VSWR을 유지하여야 하는 광역 특성을 갖는 power detector 설계가 필요하다. L-band의 강제 정합 회로와 Ku-band의 정합 회로 그리고 isolator와 정합 회로를 갖는 power detector 회로를 구성하여 요구하는 Six-port 형 power detector 성능을 평가한다.

  • PDF

VCO 이득 변화와 주파수 간격 변화를 줄인 DTV용 광대역 CMOS VCO 설계 (Design of a Wide-Band CMOS VCO With Reduced Variations of VCO Gain and Frequency Steps for DTV Tuner Applications)

  • 고승오;심상미;서희택;김정규;유종근
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2008년도 학술대회 논문집 정보 및 제어부문
    • /
    • pp.217-218
    • /
    • 2008
  • Since the digital TV signal band is very wide ($54{\sim}806MHz$), the VCO used in the frequency synthesizer must also have a wide frequency tuning range. Multiple LC VCOs have been used to cover such wide frequency band. However, the chip area increases due to the increased number of integrated inductors. A general method for achieving both reduced VCO gain(Kvco) and wide frequency band is to use the switched-capacitor bank LC VCO. In this paper, a scheme is proposed to cover the full band using only one VCO. The RF VCO block designed using a 0.18um CMOS process consists of a wideband LC VCO with reduced variation of VCO gain and frequency steps. Buffers, divide-by-2 circuits and control logics the simulation results show that the designed circuit has a phase noise at 100kHz better than -106dBc/Hz throughout the signal band and consumes $9.5{\sim}13mA$ from a 1.8V supply.

  • PDF

열차의 정위치 정차용 주파수의 PWM 생성 알고리즘과 시스템 구현 (Implementation algorithm and system for generating PWM frequency for berthing the train at station)

  • 한은택;박창식;김익재;신동규
    • 인터넷정보학회논문지
    • /
    • 제24권5호
    • /
    • pp.37-50
    • /
    • 2023
  • 일반적으로 정밀하고 안정적인 주파수 합성 방법으로 PLL이나 DDS가 주로 사용된다. 안정적인 동작을 위하여 FPGA를 사용하여 PWM 주파수 발생 알고리즘을 설계하고 구현하였다. 이는 목표한 주파수의 8,192배의 주파수를 만든 후 D 플립플롭을 13회 진행하여 1Hz 단위의 정밀도로 다수의 주파수를 발생시킬 수 있도록 하는 알고리즘이며 고안된 알고리즘을 이용하여 열차의 정위치 정차용 버싱 시스템에 적용한 제품을 개발하여 기존 운영시스템과 교체 시험을 하여 주파수 발생의 정확도 측면에서 성능의 우수함을 확인하였다.

A 85-mW Multistandard Multiband CMOS Mobile TV Tuner for DVB-H/T, T-DMB, and ISDB-T Applications with FM Reception

  • Nam, Ilku;Bae, Jong-Dae;Moon, Hyunwon;Park, Byeong-Ha
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제15권3호
    • /
    • pp.381-389
    • /
    • 2015
  • A fully integrated multistandard multiband CMOS mobile TV tuner with small silicon area and low power consumption is proposed for receiving multiple mobile digital TV signals and FM signal. In order to reduce the silicon area of the multistandard multiband receiver, other RF front-end circuits except LNAs are shared and a local oscillator (LO) signal generation architecture with a single VCO for a frequency synthesizer is proposed. To reduce the low frequency noise and the power consumption, a vertical NPN BJT is used in an analog baseband circuits. The RF tuner IC is implemented in a $0.18-{\mu}m$ CMOS technology. The RF tuner IC satisfies all specifications for DVB-H/T, T-DMB, and ISDB-T with a sufficient margin and a successful demonstration has been carried out for DVB-H/T, T-DMB, and ISDB-T with a digital demodulator.

An In-Band Noise Filtering 32-tap FIR-Embedded ΔΣ Digital Fractional-N PLL

  • Lee, Jong Mi;Jee, Dong-Woo;Kim, Byungsub;Park, Hong-June;Sim, Jae-Yoon
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제15권3호
    • /
    • pp.342-348
    • /
    • 2015
  • This paper presents a 1.9-GHz digital ${{\Delta}{\Sigma}}$ fractional-N PLL with a finite impulse response (FIR) filter embedded for noise suppression. The proposed digital implementation of FIR provides a simple method of increasing the number of taps without complicated calculation for gain matching. This work demonstrates 32 tap FIR filtering for the first time and successfully filtered the in-band phase noise generated from delta-sigma modulator (DSM). Design considerations are also addressed to find the optimum number of taps when the resolution of time-to-digital converter (TDC) is given. The PLL, fabricated in $0.11-{\mu}m$ CMOS, achieves a well-regulated in-band phase noise of less than -100 dBc/Hz for the entire range inside the bandwidth of 3 MHz. Compared with the conventional dual-modulus division, the proposed PLL shows an overall noise suppression of about 15dB both at in-band and out-of-band region.