• Title/Summary/Keyword: Device Wafer

Search Result 361, Processing Time 0.033 seconds

Design Optimization of GaAs Wafer Bonding Module (GaAs 웨이퍼 본딩모듈의 최적화 설계)

  • 지원호;송준엽;강재훈;한승우
    • Proceedings of the Korean Society of Precision Engineering Conference
    • /
    • 2003.06a
    • /
    • pp.860-864
    • /
    • 2003
  • Recently. use of compound semiconductor is widely increasing in the area of LED and RF device. In this study, wafer bonding module is designed and optimized to bond 6 inches device wafer and carrier wafer. Bonding process is performed in vacuum environment and resin is used to bond two wafers. Load spreader and double heating mechanisms are adopted to minimize wafer warpage and void. Structure and heat transfer analyses show the designed mechanisms are very effective in performance improvement.

  • PDF

DI water Nozzle Design for Effective Removal of the Particles Generated during Wafer-sawing (Wafer-Sawing시 발생하는 particle을 효과적으로 제거하기 위한 DI water 노즐의 최적 설계)

  • 김병수;이기준;이성재
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.10 no.4
    • /
    • pp.53-60
    • /
    • 2003
  • CCD(Charge-Coupled Device) wafers, with a layer of micro lenses on top, usually are not passivated with dielectric films. Micro lenses, in general, are made of polymer material, which usually has a large affinity for particles generated in the various chip fabrication processes, most notably the wafer sawing for chip-dicing. The particles deposited on the micro lens layer either seriously attenuate or deflect the incoming light and often lead to CCD failure. In this study we introduce new type of saws which would significantly reduce the particle-related problems found in conventional type of saws. In the new saws, the positions and diverging angles of side and center nozzles have been optimized so as to flush the particles effectively. In addition, an independent nozzle is added for the sole purpose of flushing the generated particles. The test results show that, with the new saws. the ratio of the particle-related CCD chip failures has been dropped drastically from 9.1% to 0.63%.

  • PDF

Basic Issues in SOI Technology : Device Properties and Processes and Wafer Fabrication (SOI 기술의 이해와 고찰: 소자 특성 및 공정, 웨이퍼 제조)

  • Choe, Kwang-Su
    • Korean Journal of Materials Research
    • /
    • v.15 no.9
    • /
    • pp.613-619
    • /
    • 2005
  • The ever increasing popularity and acceptance in the market place of portable systems, such as cell phones, PDA, notebook PC, etc., are fueling effects in further miniaturizing and lowering power consumption in these systems. The dynamic power consumption due to the CPU activities and the static power consumption due to leakage currents are two major sources of power consumption. Smaller devices and a lower de voltage lead to reducing the power requirement, while better insulation and isolation of devices lead to reducing leakage currents. All these can be harnessed in the SOI (silicon-on-insulator) technology. In this study, the key aspects of the SOI technology, mainly device electrical properties and device processing steps, are briefly reviewed. The interesting materials issues, such as SOI structure formation and SOI wafer fabrication methods, are then surveyed. In particular, the recent technological innovations in two major SOI wafer fabrication methods, namely wafer bonding and SIMOX, are explored and compared in depth. The results of the study are nixed in that, although the quality of the SOI structures has shown great improvements, the processing steps are still found to be too complex. Between the two methods, no clear winner has yet emerged in terms of the product quality and cost considerations.

Removal Rate and Non-Uniformity Characteristics of Oxide CMP (Chemical Mechanical polishing) (산화막 CMP의 연마율 및 비균일도 특성)

  • Jeong, So-Young;Park, Sung-Woo;Park, Chang-Jun;Lee, Kyoung-Jin;Kim, Ki-Wook;Kim, Chul-Bok;Kim, Sang-Yong;Seo, Yong-Jin
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2002.05c
    • /
    • pp.223-227
    • /
    • 2002
  • As the channel length of device shrinks below $0.13{\mu}m$, CMP(chemical mechanical polishing) process got into key process for global planarization in the chip manufacturing process. The removal rate and non-uniformity of the CMP characteristics occupy an important position to CMP process control. Especially, the post-CMP thickness variation depends on the device yield as well as the stability of subsequent process. In this paper, every wafer polished two times for the improvement of oxide CMP process characteristics. Then, we discussed the removal rate and non-uniformity characteristics of post-CMP process. As a result of CMP experiment, we have obtained within-wafer non-uniformity (WIWNU) below 4 [%], and wafer-to-wafer non-uniformity (WTWNU) within 3.5 [%]. It is very good result, because the reliable non-uniformity of CMP process is within 5 [%].

  • PDF

Characteristics of Micro-polishing using the Electro-rheological Fluid (ER유체를 이용만 마이크로 폴리싱 특성)

  • 이재종;이응숙;황경현;민승기
    • Proceedings of the Korean Society of Machine Tool Engineers Conference
    • /
    • 2002.04a
    • /
    • pp.38-42
    • /
    • 2002
  • In the recent, electro-rheological fluid has been used for micro polishing of the 3-dimensional micro-aspherical lens and some sectional parts with defects on the wide flat wafer. The ER fluid has the properties that its viscosity has drastic changed under some electric fields. Therefore, ER fluid can be applicable to the micro polishing fur some parts using these properties. In this paper, the experimental device has been constructed using the precision milling machine in order to micro polishing far some sectional parts of a 4 inches wafer It is consisted of a small steel electrode, a wafer fixture, DC10mA and 5KV power supply unit, and a controller unit. Using the ER experimental device, possibility of amending for wide flat wafer and micro polishing of some micro part has been analyzed.

  • PDF

Optimization of Glass Wafer Dicing Process using Sand Blast (Sand Blast를 이용한 Glass Wafer 절단 가공 최적화)

  • Seo, Won;Koo, Young-Mo;Ko, Jae-Woong;Kim, Gu-Sung
    • Journal of the Korean Ceramic Society
    • /
    • v.46 no.1
    • /
    • pp.30-34
    • /
    • 2009
  • A Sand blasting technology has been used to address via and trench processing of glass wafer of optic semiconductor packaging. Manufactured sand blast that is controlled by blast nozzle and servomotor so that 8" wafer processing may be available. 10mm sq test device manufactured by Dry Film Resist (DFR) pattern process on 8" glass wafer of $500{\mu}m's$ thickness. Based on particle pressure and the wafer transfer speed, etch rate, mask erosion, and vertical trench slope have been analyzed. Perfect 500 um tooling has been performed at 0.3 MPa pressure and 100 rpm wafer speed. It is particle pressure that influence in processing depth and the transfer speed did not influence.

Effects of Package Induced Stress on MEMS Device and Its Improvements (패키징으로 인한 응력이 MEMS 소자에 미치는 영향 분석 및 개선)

  • Choa Sung-Hoon;Cho Yong Chul;Lee Moon Chul
    • Journal of the Korean Society for Precision Engineering
    • /
    • v.22 no.11 s.176
    • /
    • pp.165-172
    • /
    • 2005
  • In MEMS (Micro-Electro-Mechanical System), packaging induced stress or stress induced structure deformation becomes increasing concerns since it directly affects the performance of the device. In the decoupled vibratory MEMS gyroscope, the main factor that determines the yield rate is the frequency difference between the sensing and driving modes. The gyroscope, packaged using the anodic bonding at the wafer level and EMC (epoxy molding compound) molding, has a deformation of MEMS structure caused by thermal expansion mismatch. This effect results in large distribution in the frequency difference, and thereby a lower yield rate. To improve the yield rate we propose a packaged SiOG (Silicon On Glass) process technology. It uses a silicon wafer and two glass wafers to minimize the wafer warpage. Thus the warpage of the wafer is greatly reduced and the frequency difference is more uniformly distributed. In addition. in order to increase robustness of the structure against deformation caused by EMC molding, a 'crab-leg' type spring is replaced with a semi-folded spring. The results show that the frequency shift is greatly reduced after applying the semi-folded spring. Therefore we can achieve a more robust vibratory MEMS gyroscope with a higher yield rate.

Fabrication of a SOI Hall Device Using Si -wafer Dircet Bonding Technology (실리콘기판 직접접합기술을 이용한 SOI 흘 소자의 제작)

  • 정귀상
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 1994.11a
    • /
    • pp.86-89
    • /
    • 1994
  • This paper describes the fabrication and basic characteristics of a Si Hall device fabricated on a SOI(Si-on-insulator) structure. In which SOI structure was formed by SOB(Si-wafer direct bonding) technology and the insulator of the SOI structure was used as the dielectrical isolation layer of a Hall device. The Hall voltage and sensitivity of the implemented SDB SOI Hall devices showed good linearity with respectivity to the applied magnetic flux density and supple iud current. The product sensitivity of the SDB SOI Hall device was average 670 V/A$.$T and its value has been increased up to 3 times compared to that of bulk Si with buried layer of 10$\mu\textrm{m}$. Moreover, this device can be used at high-temperature, high-radiation and in corrosive environments.

The Study on the Wafer Surface and Pad Characteristic for Optimal Condition in Wafer Final Polishing (최적조건 선정을 위한 Pad 특성과 Wafer Final Polishing의 가공표면에 관한 연구)

  • Won, Jong-Koo;Lee, Eun-Sang;Lee, Sang-Gyun
    • Journal of the Korean Society of Manufacturing Process Engineers
    • /
    • v.11 no.1
    • /
    • pp.26-32
    • /
    • 2012
  • Polishing is one of the important methods in manufacturing of Si wafers and in thinning of completed device wafers. This study will report the characteristic of wafer according to processing time, machining speed and pressure which have major influence on the abrasion of Si wafer polishing. It is possible to evaluation of wafer abrasion by load cell and infrared temperature sensor. The characteristic of wafer surface according to processing condition is selected to use a result data that measure a pressure, machining speed, and the processing time. This result is appeared by the characteristic of wafer surface in machining condition. Through that, the study cans evaluation a wafer characteristic in variable machining condition. It is important to obtain optimal condition. Thus the optimum condition selection of ultra precision Si wafer polishing using load cell and infrared temperature sensor. To evaluate each machining factor, use a data through each sensor. That evaluation of abrasion according to variety condition is selected to use a result data that measure a pressure, machining speed, and the processing time. And optimum condition is selected by this result.

The Study of SF Decrease Effect on the Wafer by the Poly Back-Seal (Poly Back-Seal에 의한 웨이퍼 SF(Stacking Fault)감소 효과 연구)

  • Hong, N.P.;Lee, T.S.;Choi, B.H.;Kim, T.H.;Hong, J.W.
    • Proceedings of the KIEE Conference
    • /
    • 2000.07c
    • /
    • pp.1510-1512
    • /
    • 2000
  • Due to the shrinking of the chip size and increasing of the complexity in the modern electronic devices. the defect of wafer are so important to decide the yield in the device process. The engineers has studied the wafer defects and the characteristics. They published lots of the experimental methods. I did an experiment the gettering effect of the defects due to the high temperature and the long time diffusion. Actually, As the thickness of the wafer backside polysilicon is thicker and the diffusion time is faster. the defects on the wafer are decreased. The polysilicon gram boundaries of the wafer backside played an important part as the defect gettering site.

  • PDF