• 제목/요약/키워드: Deep junction

검색결과 68건 처리시간 0.032초

전기자동차 배터리 충전을 위한 DC - DC컨버터용 Super Junction MOSFET 설계에 관한 연구 (Study on the Design of DC-DC Converter for Super Junction MOSFET Battery Charger of Electric Vehicles)

  • 김범준;홍영성;심관필;강이구
    • 한국전기전자재료학회논문지
    • /
    • 제26권8호
    • /
    • pp.587-590
    • /
    • 2013
  • Release competition and development of eco-friendly vehicles have been conducted violently also automaker, it will be a high growth industry of the charger and battery, which is the driving source of the motor of an electric vehicle. Reduces the on-resistance power elements DC - DC converter for battery charger for electric vehicles, must minimize switching losses. Should have a low on-resistance power than existing products. Compare the Super Junction MOSFET and Planar MOSFET, As a result, super junction MOSFET improve on about 87.4% on-state voltage drop performance than planar MOSFET.

증착된 비정질 실리콘층을 통한 As-Preamorphization 방법으로 형성된 소오스/드레인을 갖는 deep submicron PMOSFET의 제작 (Fabrication of deep submicron PMOSFET with the source/drain formed by the mothod of As-Preamorphization though the predeposited amorphous Si layer)

  • 권상직;김여환;신영화;김종준;이종덕
    • 전자공학회논문지A
    • /
    • 제32A권6호
    • /
    • pp.51-58
    • /
    • 1995
  • Major limiting factors in the linear scaling down of the shallow source/drain junction are the boron channeling effect and the Si cosumption phenomenon during silicidation. We can solve these problems by As preamorphization of the predeposited amorphous Si layer. The predeposited amorphous Si layer made the junction depth decrease to nearly the thickness value of the layer and was effectively utilized as the cosumed Si source during Ti silicidation. This method was applied to the actual fabrication of PMOSFET through SES (selectricely etched Si) techology.

  • PDF

Super Juction MOSFET의 공정 설계 최적화에 관한 연구 (Optimal Process Design of Super Junction MOSFET)

  • 강이구
    • 한국전기전자재료학회논문지
    • /
    • 제27권8호
    • /
    • pp.501-504
    • /
    • 2014
  • This paper was developed and described core-process to implement low on resistance which was the most important characteristics of SJ (super junction) MOSFET. Firstly, using process-simulation, SJ MOSFET optimal structure was set and developed its process flow chart by repeated simulation. Following process flow, gate level process was performed. And source and drain level process was similar to genral planar MOSFET, so the process was the same as the general planar MOSFET. And then to develop deep trench process which was main process of the whole process, after finishing photo mask process, we developed deep trench process. We expected that developed process was necessary to develop SJ MOSFET for automobile semiconductor.

Improved Rs Monitoring for Robust Process Control of High Energy Well Implants

  • Kim, J.H.;Kim, S.;Ra, G.J.;Reece, R.N.;Bae, S.Y.
    • 한국반도체및디스플레이장비학회:학술대회논문집
    • /
    • 한국반도체및디스플레이장비학회 2007년도 춘계학술대회
    • /
    • pp.109-112
    • /
    • 2007
  • In this paper we describe a robust method of improving precision in monitoring high energy ion implantation processes. Ion implant energy accuracy was measured in the device manufacturing process using an unpatterned implanted layer on an intrinsic p-type silicon wafer. To increase Rs sensitivity to energy at the well implant process, a PN junction structure was formed by P-well and deep N-well implants into the p-type Si wafer. It was observed that the depletion layer formed by the PN junction was very sensitive to energy variation of the well implant. Conclusively, it can be recommended to monitor well implant processes using the Rs measurement method described herein, i.e., a PN junction diode structure since it shows excellent Rs sensitivity to variation caused by energy difference at the well implant step.

  • PDF

The Electrical Characteristics of Power FET using Super Junction for Advance Power Modules

  • Kang, Ey Goo
    • 전기전자학회논문지
    • /
    • 제17권3호
    • /
    • pp.360-364
    • /
    • 2013
  • The maximum breakdown voltage's characteristic within the Super Junction MOSFET structure comes from N-Drift and P-Pillar's charge balance. By developing P-Pillar from Planar MOSFET, it was confirmed that the breakdown voltage is improved through charge balance, and by setting the gate voltage at 10V, the characteristic comparisons of Planar MOSFET and Super Junction MOSFET are shown in picture 6. The results show that it had the same breakdown voltage as Planar MOSFET which increased temperature resistance by 87.4% at $.019{\Omega}cm^2$ which shows that by the temperature resistance increasing, the power module's power dissipation improved.

PSG막의 급속열처리 방법을 이용한 LDD-nMOSFET의 구조 제작에 관한 연구 (A Study on the Structure Fabrication of LDD-nMOSFET using Rapid Thermal Annealing Method of PSG Film)

  • 류장렬;홍봉식
    • 전자공학회논문지A
    • /
    • 제31A권12호
    • /
    • pp.80-90
    • /
    • 1994
  • To develop VLSI of higher packing density with 0.5.mu.m gate length of less, semiconductor devices require shallow junction with higher doping concentration. the most common method to form the shallow junction is ion implantation, but in order to remove the implantation induced defect and activate the implanted impurities electrically, ion-implanted Si should be annealed at high temperature. In this annealing, impurities are diffused out and redistributed, creating deep PN junction. These make it more difficult to form the shallow junction. Accordingly, to miimize impurity redistribution, the thermal-budget should be kept minimum, that is. RTA needs to be used. This paper reports results of the diffusion characteristics of PSG film by varying Phosphorus weitht %/ Times and temperatures of RTA. From the SIMS.ASR.4-point probe analysis, it was found that low sheet resistance below 100 .OMEGA./ㅁand shallow junction depths below 0.2.mu.m can be obtained and the surface concentrations are measured by SIMS analysis was shown to range from 2.5*10$^{17}$ aroms/cm$^{3}$~3*10$^{20}$ aroms/cm$^{3}$. By depending on the RTA process of PSG film on Si, LDD-structured nMOSFET was fabricated. The junction depths andthe concentration of n-region were about 0.06.mu.m. 2.5*10$^{17}$ atom/cm$^{-3}$ , 4*10$^{17}$ atoms/cm$^{-3}$ and 8*10$^{17}$ atoms/cm$^{3}$, respectively. As for the electrical characteristics of nMOS with phosphorus junction for n- region formed by RTA, it was found that the characteristics of device were improved. It was shown that the results were mainly due to the reduction of electric field which decreases hot carriers.

  • PDF

레이져 어닐링을 이용한 낮은 면저항의 극히 얕은 접합 형성 (Ultra shallow function Formation of Low Sheet Resistance Using by Laser Annealing)

  • 정은식;배지철;이용재
    • 한국정보통신학회:학술대회논문집
    • /
    • 한국해양정보통신학회 2001년도 춘계종합학술대회
    • /
    • pp.349-352
    • /
    • 2001
  • 본 논문은 기가 SRAM급 이상의 초고집적을- 위한 0.1$\mu\textrm{m}$의 설계치수를 갖는 MOSFET의 게이트 영역에서 활성 부분의 면저항을 감소시키기 위해 n영역으로 비소를 이온 주입하였다. 어닐링은 급속 열처리 공정 방법과 엑시머 레이져 어닐링 방법을 이용하였으며, 극히 얕은 접합의 형성이 가능하였다. 얕은 접합 형성 깊이는 10~20nm이며, 비소의 주입량은 2$\times$$10^{14}$ $\textrm{cm}^2$이고, 레이져는 엑시머이며 소스는 KrF로 파장은 248mm로 어닐링 하였다. 극히 얕은 P/N$^{+}$ 접합 깊이가 15nm이며, 이때 1k$\Omega$/$\square$의 낮은 면저항 특성을 갖는 결과가 나타났다.

  • PDF

Deep Learning-Based Defect Detection in Cu-Cu Bonding Processes

  • DaBin Na;JiMin Gu;JiMin Park;YunSeok Song;JiHun Moon;Sangyul Ha;SangJeen Hong
    • 반도체디스플레이기술학회지
    • /
    • 제23권2호
    • /
    • pp.135-142
    • /
    • 2024
  • Cu-Cu bonding, one of the key technologies in advanced packaging, enhances semiconductor chip performance, miniaturization, and energy efficiency by facilitating rapid data transfer and low power consumption. However, the quality of the interface bonding can significantly impact overall bond quality, necessitating strategies to quickly detect and classify in-process defects. This study presents a methodology for detecting defects in wafer junction areas from Scanning Acoustic Microscopy images using a ResNet-50 based deep learning model. Additionally, the use of the defect map is proposed to rapidly inspect and categorize defects occurring during the Cu-Cu bonding process, thereby improving yield and productivity in semiconductor manufacturing.

  • PDF

실리콘 선택적 결정 성장 공정을 이용한 Elevated Source/drain물 갖는 NMOSFETs 소자의 특성 연구 (A Study on the Device Characteristics of NMOSFETs Having Elevated Source/drain Made by Selective Epitaxial Growth(SEG) of Silicon)

  • 김영신;이기암;박정호
    • 대한전기학회논문지:전기물성ㆍ응용부문C
    • /
    • 제51권3호
    • /
    • pp.134-140
    • /
    • 2002
  • Deep submicron NMOSFETs with elevated source/drain can be fabricated using self-aligned selective epitaxial growth(SEG) of silicon for enhanced device characteristics with shallow junction compared to conventional MOSFETs. Shallow junctions, especially with the heartily-doped S/D residing in the elevated layer, give hotter immunity to Yt roll off, drain-induced-barrier-lowering (DIBL), subthreshold swing (SS), punch-through, and hot carrier effects. In this paper, the characteristics of both deep submicron elevated source/drain NMOSFETs and conventional NMOSFETs were investigated by using TSUPREM-4 and MEDICI simulators, and then the results were compared. It was observed from the simulation results that deep submicron elevated S/D NMOSFETs having shallower junction depth resulted in reduced short channel effects, such as DIBL, SS, and hot carrier effects than conventional NMOSFETs. The saturation current, Idsat, of the elevated S/D NMOSFETs was higher than conventional NMOSFETs with identical device dimensions due to smaller sheet resistance in source/drain regions. However, the gate-to-drain capacitance increased in the elevated S/D MOSFETs compared with the conventional NMOSFETs because of increasing overlap area. Therefore, it is concluded that elevated S/D MOSFETs may result in better device characteristics including current drivability than conventional NMOSFETs, but there exists trade-off between device characteristics and fate-to-drain capacitance.

An Amorphous Silicon Local Interconnection (ASLI) CMOS with Self-Aligned Source/Drain and Its Electrical Characteristics

  • Yoon, Yong-Sun;Baek, Kyu-Ha;Park, Jong-Moon;Nam, Kee-Soo
    • ETRI Journal
    • /
    • 제19권4호
    • /
    • pp.402-413
    • /
    • 1997
  • A CMOS device which has an extended heavily-doped amorphous silicon source/drain layer on the field oxide and an amorphous silicon local interconnection (ASLI) layer in the self-aligned source/drain region has been studied. The ASLI layer has some important roles of the local interconnections from the extended source/drain to the bulk source/drain and the path of the dopant diffusion sources to the bulk. The junction depth and the area of the source/drain can be controlled easily by the ASLI layer thickness. The device in this paper not only has very small area of source/drain junctions, but has very shallow junction depths than those of the conventional CMOS device. An operating speed, however, is enhanced significantly compared with the conventional ones, because the junction capacitance of the source/drain is reduced remarkably due to the very small area of source/drain junctions. For a 71-stage unloaded CMOS ring oscillator, 128 ps/gate has been obtained at power supply voltage of 3.3V. Utilizing this proposed structure, a buried channel PMOS device for the deep submicron regime, known to be difficult to implement, can be fabricated easily.

  • PDF