• 제목/요약/키워드: Current-Mode Circuit

검색결과 642건 처리시간 0.028초

전류 모드 4치 논리 기술을 이용한 고성능 $8{\times}8$ 승산기 설계 (Design of a High Performance $8{\times}8$ Multiplier Using Current-Mode Quaternary Logic Technique)

  • 김종수;김정범
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2003년도 학술회의 논문집 정보 및 제어부문 A
    • /
    • pp.267-270
    • /
    • 2003
  • This paper proposes high performance $8{\times}8$ multiplier using current-mode quaternary logic technique. The multiplier is functionally partitioned into the following major sections: partial product generator block(binary-quaternary logic conversion), current-mode quaternary logic full-adder block, quaternary-binary logic conversion block. The proposed multiplier has 4.5ns of propagation delay and 6.1mW of power consumption. Also, this multiplier can easily adapted to binary system by the encoder, the decoder. This circuit is simulated under 0.35um standard CMOS technology, 5uA unit current, and 3.3V supply voltage using Hspice.

  • PDF

No-insulation 기법을 적용한 소용량 고온 초전도 코일의 영구전류 특성에 관한 연구 (A Study on the Basic Characteristics of Persistent Current Mode Operation for Small Scale High Temperature Superconducting Coil with No-insulation Winding Method)

  • 이태성;이우승;최석진;조현철;김형준;이지호;강재식;권오준;이해근;고태국
    • 한국초전도ㆍ저온공학회논문지
    • /
    • 제14권3호
    • /
    • pp.23-27
    • /
    • 2012
  • This paper aims to evaluate the feasibility of using no-insulation High Temperature Superconducting (HTS) coil in persistent current mode system. A HTS coil in persistent current mode system usually includes one or more non-superconducting joints in its circuit. And the current decaying rate of the coil is affected by the resistance of joint in persistent current circuit. If the resistance of joint is large, decaying rate of the current drastically increases. Therefore, reducing the joint resistance of the HTS coil is very important in persistent current mode system. In this paper, the no-insulation HTS coil is suggested as a way to reduce the joint resistance with the embedded parallel contact resistance naturally made by no-insulation winding method. Two small coils are fabricated with insulation and no-insulation winding method, and persistent current mode system experiment of each coil is preformed and analyzed.

전류구동 CMOS 다치 논리 회로설계 최적화연구 (The Optimization of Current Mode CMOS Multiple-Valued Logic Circuits)

  • 최재석
    • 융합신호처리학회논문지
    • /
    • 제6권3호
    • /
    • pp.134-142
    • /
    • 2005
  • 전류모드 CMOS 회로기반 다치 논리 회로가 최근에 구현되고 있다. 본 논문에서는 4-치 Unary 다치 논리 함수를 전류모드 CMOS 논리 회로를 사용하여 합성하였다. 전류모드 CMOS(CMCL)회로의 덧셈은 각 전류 값들이 회로비용 없이 수행될 수 있고 또한 부의 논리 값은 전류흐름을 반대로 함으로써 쉽게 구현이 가능 하다. 이러한 CMCL 회로 설계과정은 논리적으로 조합된 기본 소자들을 사용하였다. 제안된 알고리듬을 적용한 결과 트랜지스터의 숫자를 고려하는 기존의 기법보다 더욱 적은 비용으로 구현할 수 있었다. 또한 비용-테이블 기법의 대안으로써 Unary 함수에 대해서 범용 UUPC(Universal Unary Programmable Circuit) 소자를 제안하였다.

  • PDF

Characteristics of a High Power Factor Boost Converter with Continuous Current Mode Control

  • Kim, Cherl-Jin;Jang, Jun-Young
    • KIEE International Transaction on Electrical Machinery and Energy Conversion Systems
    • /
    • 제4B권2호
    • /
    • pp.65-72
    • /
    • 2004
  • Switching power supply systems are widely used in many industrial fields. Power factor correction (PFC) circuits have a tendency to be applied in new power supply designs. The input active power factor correction (APFC) circuits can be implemented in either the two-stage approach or the single-stage approach. The two-stage approach can be classified into boost type PFC circuit and dc/dc converter. The power factor correction circuit with a boost converter used as an input power source is studied in this paper. In a boost power factor correction circuit there are two feedback control loops, which are a current feedback loop and a voltage feedback loop. In this paper, the regulation performance of output voltage and compensator to improve the transient response presented at the continuous conduction mode (CCM) of the boost PFC circuit is analyzed. The validity of designed boost PFC circuit is confirmed by MATLAB simulation and experimental results.

보조전원장치의 단락부하 차단기 개방을 위한 제어방법 (Control Method for Cut-out of Shorted Load in the Auxiliary Power Supply)

  • 황광철;조국춘;최종묵
    • 한국철도학회:학술대회논문집
    • /
    • 한국철도학회 1998년도 추계학술대회 논문집
    • /
    • pp.249-254
    • /
    • 1998
  • This paper describes the control methods to cut out the NFB(No Fuse Breaker) of shorted load in the auxiliary power supply, Generally, when the short-circuit occurs in the load of the auxiliary power supply, the auxiliary power supply stops the operation according to the protection sequence. Finally, the other auxiliary power supply stops the operation by the same fault, To resolve this problem, we suggest the control method to trip the NFB of shorted load. That is, when the short circuit occurs, the controller changes control mode from voltage mode to current mode without the operation of output contactor(SIVK) in the auxiliary power supply. The auxiliary power supply provides a large current for the short-circuit load. After some time, the NFB of the short-circuit load is cut off and the auxiliary power supply Provides stable voltage for the loads except for the short-circuit load.

  • PDF

Current-mode FIR Filter 동작을 위한 OTA 회로 설계 (Design of OTA Circuit for Current-mode FIR Filter)

  • 여성대;조태일;신영철;김성권
    • 한국전자통신학회논문지
    • /
    • 제11권7호
    • /
    • pp.659-664
    • /
    • 2016
  • 본 논문에서는 고속 동작과 저전력 동작을 요구하는 디지털 회로 시스템에 사용될 수 있는 Current-mode FIR Filter를 위한 OTA(:Operational Trans-conductance Amplifier) 회로를 제안한다. Current-mode 신호처리는 동작 주파수와 상관없이 일정한 전력을 유지하는 특징이 있기 때문에 고속 동작을 요구하는 디지털 회로 시스템의 저전력 동작에 매우 유용한 회로설계 기술이라고 할 수 있다. 0.35um CMOS 공정을 이용한 시뮬레이션 결과, Vdd=2V에서 전원 전압의 50%에 해당하는 약 1V의 Dynamic Range를 확보하였으며, 약 0~200uA의 출력전류를 확인하였다. 설계한 OTA 회로의 전력은 약 21uW가 계산되었으며, Active Layout 면적은 $71um{\times}166um$ 사이즈로 집적화에 유리할 것으로 기대된다.

A Neuro-Fuzzy Based Circular Pattern Recognition Circuit Using Current-mode Techniques

  • Eguchi, Kei;Ueno, Fumio;Tabata, Toru;Zhu, Hongbing;Tatae, Yoshiaki
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2000년도 ITC-CSCC -2
    • /
    • pp.1029-1032
    • /
    • 2000
  • A neuro-fuzzy based circuit to recognize circuit pat-terns is proposed in this paper. The simple algorithm and exemption from the use of template patterns as well as multipliers enable the proposed circuit to implement on the hardware of an economical scale. Furthermore, thanks to the circuit design by using current-mode techniques, the proposed circuit call achieve easy extendability of tile circuit and efficient pattern recognition with high-speed. The validity of the proposed algorithm and tile circuit design is confirmed by computer simulations. The proposed pattern recognition circuit is integrable by a standard CMOS technology.

  • PDF

DC Motor Drive with Circuit Balancing Technique to Reduce Common Mode Conducted Noise

  • Jintanamaneerat, Jintanai;Srisawang, Arnon;Prempraneerach, Yothin
    • 제어로봇시스템학회:학술대회논문집
    • /
    • 제어로봇시스템학회 2003년도 ICCAS
    • /
    • pp.1881-1884
    • /
    • 2003
  • In some requirements of dc motor drive circuit applications are high quality output with generation of low internal conducted EMI. However the conventional dc motor drive circuits have been usually using unbalanced circuit which generates the high conducted EMI to the frame ground. This paper presents a balanced dc motor drive circuit which is effective way to reduce the common-mode noise. The circuit balancing is to make the noise pick up or occurring in both conductor lines, signal path and return path is equal in amplitude and opposite phase so that it will cancel out in the frame ground. The common-mode conducted noise reduction of this proposed dc motor drive is confirmed by experimental results.

  • PDF

우수한 공통 모드 노이즈 특성을 가진 브릿지 다이오드가 없는 고효율 PFC 컨버터 (High Efficiency Bridgeless Power Factor Correction Converter With Improved Common Mode Noise Characteristics)

  • 장효서;이주영;김문영;강정일;한상규
    • 전력전자학회논문지
    • /
    • 제27권2호
    • /
    • pp.85-91
    • /
    • 2022
  • This study proposes a high efficiency bridgeless Power Factor Correction (PFC) converter with improved common mode noise characteristics. Conventional PFC has limitations due to low efficiency and enlarged heat sink from considerable conduction loss of bridge diode. By applying a Common Mode (CM) coupled inductor, the proposed bridgeless PFC converter generates less conduction loss as only a small magnetizing current of the CM coupled inductor flows through the input diode, thereby reducing or removing heat sink. The input diode is alternately conducted every half cycle of 60 Hz AC input voltage while a negative node of AC input voltage is always connected to the ground, thus improving common mode noise characteristics. With the aim to improve switching loss and reverse recovery of output diode, the proposed circuit employs Critical Conduction Mode (CrM) operation and it features a simple Zero Current Detection (ZCD) circuit for the CrM. In addition, the input current sensing is possible with the shunt resistor instead of the expensive current sensor. Experimental results through 480 W prototype are presented to verify the validity of the proposed circuit.

전류모드제어를 적용한 직류전원장치의 해석 및 보상에 관한 연구 (The Analysis and Compensation of DC to DC Converter with Current Mode Controller)

  • 김철진;김영태;송요창
    • 대한전기학회논문지:전기기기및에너지변환시스템부문B
    • /
    • 제52권5호
    • /
    • pp.230-237
    • /
    • 2003
  • Current mode control has been used for DC to DC converters for over twenty years. There are many different control schemes which use the inductor current signal in one way or another to control the DC to DC converter. In this paper, the state space averaging technique is applied for the analysis of flyback type current mode control circuit. We made real converter for the guarantee of stable output characteristic and proper design of feedback circuit. The validity of proposed method is verified from test result. The improvement of stability is confirmed by sinusoidal signal injection method with isolated transformer. It is known that phase margin is sufficient and gain crossover frequency fc is early 1/5 of switching frequency, fs, from the experimental result with frequency response analyzer.