• Title/Summary/Keyword: Chip Design

Search Result 2,166, Processing Time 0.037 seconds

Design and Contact Force Control of a Flip Chip Mounting Head system

  • Kim, Kyoung-Jun;Shim, Jae-Hong
    • 제어로봇시스템학회:학술대회논문집
    • /
    • 2003.10a
    • /
    • pp.1060-1065
    • /
    • 2003
  • This paper contributes to development of a new chip mounting head system for flip chip. Recently, the LDM(Linear DC Motor) has been widely used, because it has particular merits than the rotary type motors. In this paper, we proposed a macro/micro positioning system for force control of a chip mounting system. In the proposed macro/micro system, the macro actuator provide the system with a gross motion while the micro device yields fine tuned motion to reduce the harmful impact force that occurs between very small sized electronic parts and PCB surface. In order to prove the effectiveness of the proposed macro/micro chip mounting system, we compared the proposed chip mounting head with the conventional chip mounting head equipped with a macro actuator only. A series of experiments were executed under the mounting conditions of various access velocities and PCB stiffness. As a result of this study, a satisfactory voice coil actuator as the micro actuator has been developed, and its performance meet well the specifications desired for the design of the chip mounting head system and show good correspondence between theoretical analysis and experimental results.

  • PDF

Design of Chip Set for CDMA Mobile Station

  • Yeon, Kwang-Il;Yoo, Ha-Young;Kim, Kyung-Soo
    • ETRI Journal
    • /
    • v.19 no.3
    • /
    • pp.228-241
    • /
    • 1997
  • In this paper, we present a design of modem and vocoder digital signal processor (DSP) chips for CDMA mobile station. The modem chip integrates CDMA reverse link modulator, CDMA forward link demodulator and Viterbi decoder. This chip contains 89,000 gates and 29 kbit RAMs, and the chip size is $10 mm{\times}10.1 mm$ which is fabricated using a $0.8{\mu}m$ 2 metal CMOs technology. To carry out the system-level simulation, models of the base station modulator, the fading channel, the automatic gain control loop, and the microcontroller were developed and interfaced with a gate-level description of the modem application specific integrated circuit (ASIC). The Modem chip is now successfully working in the real CDMA mobile station on its first fab-out. A new DSP architecture was designed to implement the Qualcomm code exited linear prediction (QCELP) vocoder algorithm in an efficient way. The 16 bit vocoder DSP chip has an architecture which supports direct and immediate addressing modes in one instruction cycle, combined with a RISC-type instruction set. This turns out to be effective for the implementation of vocoder algorithm in terms of performance and power consumption. The implementation of QCELP algorithm in our DSP requires only 28 million instruction per second (MIPS) of computation and 290 mW of power consumption. The DSP chip contains 32,000 gates, 32K ($2k{\times}16\;bit$) RAM, and 240k ($10k{\times}24\;bit$) ROM. The die size is $8.7\;mm{\times}8.3\;mm$ and chip is fabricated using $0.8\;{\mu}m$ CMOS technology.

  • PDF

Application of Taguchi Method for the Selection of Chip Breaker (칩브레이크 선정을 위한 Taguchi 방법의 적용)

  • 전준용
    • Journal of the Korean Society of Manufacturing Technology Engineers
    • /
    • v.7 no.3
    • /
    • pp.118-125
    • /
    • 1998
  • Chip control is a major problem in automatic machining process, especially in finish turning operation. In this case, chip breaker is one of the important factors to be determined. As unbroken chips are grown. these deteriorate the surface roughness. and proces automation can not be carried out. In this study to get rid of chip curling problem while turning internal hole. optimal chip breaker is selected from the experiment. The experiment is planned with Taguchi's method that is based on the orthogonal arrary of design factors. From the response table. cutting speed, feedrate, depth of cut and tool geometry turn to be major factors affecting chip formation. Then, optimal chip breaker is selected. and this is verified as good enough for chip control from the experiment.

  • PDF

A Dual-Level Knowledge-Based Synthesis System for Semiconductor Chip Encapsulation

  • Yong Jeong, Heo
    • Proceedings of the Korean Society Of Semiconductor Equipment Technology
    • /
    • 2003.12a
    • /
    • pp.154-159
    • /
    • 2003
  • Semiconductor chip encapsulation process is employed to protect the chip and to achieve optimal performance of the chip. Expert decision-making to obtain the appropriate package design or process conditions with high yields and high productivity is quite difficult. In this paper, an expert system for semiconductor chip encapsulation has been constructed which combines a knowledge-based system with CAE software.

  • PDF

Design of a Neurochip's Core with on-chip Learning Capability on Hardware with Minimal Global Control (On-chip 학습기능을 구현한 최소 광역 제어 신경회로망 칩의 코어 설계)

  • 배인호;황선영
    • Journal of the Korean Institute of Telematics and Electronics A
    • /
    • v.31A no.10
    • /
    • pp.161-172
    • /
    • 1994
  • This paper describes the design of a neurochip with on-chip learning capability in hardware with multiple processing elements. A digital architecture is adopted because its flexiblity and accuracy is advantageous for simulating the various application systems. The proposed chip consists of several processing elements to fit the large computation of neural networks, and has on-chip learning capability based on error back-propagation algorithm. It also minimizes the number of blobal control signals for processing elements. The modularity of the system makes it possible to buil various kinds of boards to match the expected range of applications.

  • PDF

Optimization of a Flip-Chip Transition for Signal Integrity at 60-GHz Band (60 GHz 대역 신호 무결성을 위한 플립 칩 구조 최적화)

  • Kam, Dong Gun
    • The Journal of Korean Institute of Electromagnetic Engineering and Science
    • /
    • v.25 no.4
    • /
    • pp.483-486
    • /
    • 2014
  • Although flip-chip interconnects have smaller parasitics than bonding wires, they should be carefully designed at 60 GHz. Insertion loss at a flip-chip transition may differ as much as 2 dB depending on design parameters. In this paper we present a comprehensive sensitivity analysis to optimize the flip-chip transition.

Automatic Feedrate Adjustment for 2D Profile Milling (2차원 윤곽가공에서 이송률 자동 조정)

  • 고기훈;서정철;최병규
    • Korean Journal of Computational Design and Engineering
    • /
    • v.5 no.2
    • /
    • pp.175-183
    • /
    • 2000
  • Proposed in this paper is a model-bated AFA (automatic feedrate-adjustment) method for maintaining smooth cutting-loads (i.e., cutting-force) during 2D-profile milling. Before the cutting-force model was established, some assumptions were verified through a series of preliminary cutting experiments (The results found that the curving-force was independent of the cutting speed and the cutting action at the cutter bosom). From the data obtained during the main cutting experiments, a “chip-load/cutting-force model”representing the cutting-force as a function of the chip-load (i.e., effective cutting-depth) and a feedrate is proposed. Based on the model. an AFA scheme for maintaining smooth cutting-force by adjusting the feedrate (i.e., F-code) according to the changes in chip-load was proposed. To check the validity of the proposed AFA scheme. another set of cutting experiments was conducted by using feedrate-adjusted NC-data while monitoring the actual machining processes using an accelerometer. The experimental results showed that the proposed AFA-scheme was quite effective.

  • PDF

MB-OFDM UWB modem SoC design (MB-OFDM 방식 UWB 모뎀의 SoC칩 설계)

  • Kim, Do-Hoon;Lee, Hyeon-Seok;Cho, Jin-Woong;Seo, Kyeung-Hak
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.34 no.8C
    • /
    • pp.806-813
    • /
    • 2009
  • This paper presents a modem chip design for high-speed wireless communications. Among the high-speed communication technologies, we design the UWB (Ultra-Wideband) modem SoC (System-on-Chip) Chip based on a MB-OFDM scheme which uses wide frequency band and gives low frequency interference to other communication services. The baseband system of the modem SoC chip is designed according to the standard document published by WiMedia. The SoC chip consists of FFT/IFFT (Fast Fourier Transform/Inverse Fast Fourier Transform), transmitter, receiver, symbol synchronizer, frequency offset estimator, Viterbi decoder, and other receiving parts. The chip is designed using 90nm CMOS (Complementary Metal-Oxide-Semiconductor) procedure. The chip size is about 5mm x 5mm and was fab-out in July 20th, 2009.

A Single-Chip Video/Audio CODEC for Low Bit Rate Application

  • Park, Seong-Mo;Kim, Seong-Min;Kim, Ig-Kyun;Byun, Kyung-Jin;Cha, Jin-Jong;Cho, Han-Jin
    • ETRI Journal
    • /
    • v.22 no.1
    • /
    • pp.20-29
    • /
    • 2000
  • In this paper, we present a design of video and audio single chip encoder/decoder for portable multimedia application. The single-chip called as video audio signal processor (VASP) consists of a video signal processing block and an audio single processing block. This chip has mixed hardware/software architecture to combine performance and flexibility. We designed the chip by partitioning between video and audio block. The video signal processing block was designed to implement hardware solution of pixel input/output, full pixel motion estimation, half pixel motion estimation, discrete cosine transform, quantization, run length coding, host interface, and 16 bits RISC type internal controller. The audio signal processing block is implemented with software solution using a 16 bits fixed point DSP. This chip contains 142,300 gates, 22 Kbits FIFO, 107 kbits SRAM, and 556 kbits ROM, and the chip size is $9.02mm{\times}9.06mm$ which is fabricated using 0.5 micron 3-layer metal CMOS technology.

  • PDF

Optimal Design of Network-on-Chip Communication Sturcture (Network-on-Chip에서의 최적 통신구조 설계)

  • Yoon, Joo-Hyeong;Hwang, Young-Si;Chung, Ki-Seok
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.44 no.8
    • /
    • pp.80-88
    • /
    • 2007
  • High adaptability and scalability are two critical issues in implementing a very complex system in a single chip. To obtain high adaptability and scalability, novel system design methodology known as communication-based system design has gained large attention from SoC designers. NoC (Network-on-Chip) is such an on-chip communication-based design approach for the next generation SoC design. To provide high adaptability and scalability, NoCs employ network interfaces and routers as their main communication structures and transmit and receive packetized data over such structures. However, data packetization, and routing overhead in terms of run time and area may cost too much compared with conventional SoC communication structure. Therefore, in this research, we propose a novel methodology which automatically generates a hybrid communication structure. In this work, we map traditional pin-to-pin wiring structure for frequent and timing critical communication, and map flexible and scalable structure for infrequent, or highly variable communication patterns. Even though, we simplify the communication structure significantly through our algorithm the connectivity or the scalability of the communication modules are almost maintained as the original NoC design. Using this method, we could improve the timing performance by 49.19%, and the area taken by the communication structure has been reduced by 24.03%.