• Title/Summary/Keyword: CMP process

검색결과 468건 처리시간 0.024초

CMP 공정에서 슬러리 필터설치에 따른 결함 밀도 개선 (Improvement of Defect Density by Slurry Fitter Installation in the CMP Process)

  • 김철복;서용진;김상용;이우선;김창일;장의구
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2001년도 춘계학술대회 논문집 반도체재료
    • /
    • pp.30-33
    • /
    • 2001
  • Chemical mechanical polishing(CMP) process has been widely used to planarize dielectrics, which can apply to employed in integrated circuits for sub-micron technology. Despite the increased use of CMP process, it is difficult to accomplish the global planarization of free-defects in inter-level dielectrics (ILD). Especially, defects like micro-scratch lead to severe circuit failure, and affects yield. CMP slurries can contain particles exceeding $1{\mu}m$ size, which could cause micro-scratch on the wafer surface. The large particles in these slurries may be caused by particle agglomeration in slurry supply line. To reduce these defects, slurry filtration method has been recommended in oxide CMP. In this work, we have studied the effects of filtration and the defect trend as a function of polished wafer count using various filters in inter-metal dielectric(IMD)-CMP. The filter installation in CMP polisher could reduce defect after IMD-CMP. As a result of micro-scratches formation, it shows that slurry filter plays an important role in determining consumable pad lifetime.

  • PDF

실리카 슬러리의 에이징 효과 및 산화막 CMP 특성 (Aging Effects of Silica Slurry and Oxide CMP Characteristics)

  • 이우선;고필주;이영식;서용진;홍광준
    • 한국전기전자재료학회논문지
    • /
    • 제17권2호
    • /
    • pp.138-143
    • /
    • 2004
  • CMP (Chemical Mechanical Polishing) technology for global planarization of multilevel interconnection structure has been widely studied for the next generation devices. Among the consumables for CMP process, especially, slurry and their chemical compositions play a very important role in the removal rates and within-wafer non-uniformity (WIWNU) for global planarization ability of CMP process. However, CMP slurries contain abrasive particles exceeding 1 ${\mu}{\textrm}{m}$ size, which can cause micro-scratch on the wafer surface after CMP process. Such a large size particle in these slurries may be caused by particle agglomeration in slurry supply-line. In this work, to investigate the effects of agglomeration on the performance of oxide CMP slurry, we have studied an aging effect of silica slurry as a function of particle size distribution and aging time during one month. We Prepared and compared the self-developed silica slurry by adding of alumina powders. Also, we have investigated the oxide CMP characteristics. As an experimental result, we could be obtained the relatively stable slurry characteristics comparable to aging effect of original silica slurry. Consequently, we can expect the saving of high-cost slurry.

가스센서 $SnO_2$ 박막의 광역평탄화 특성 (CMP properties of $SnO_2$ thin film)

  • 최권우;이우선;박정민;최석조;박도성;김남오
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2004년도 하계학술대회 논문집 C
    • /
    • pp.1600-1604
    • /
    • 2004
  • As the integrated circuit device shrinks to the smaller dimension, the chemical mechanical polishing (CMP) process was required for the global planarization of inter-metal dielectric(IMD) layer with free-defect. The effect of alternative commerical slurries pads, and post-CMP cleaning alternatives are discuess, with removal rate, scratch dentisty, surface roughness, dishing, erosion and particulate density used as performance metrics. we investigated the performance of $SnO_2$-CMP process using commonly used silica slurry, ceria slurry, tungsten slurry. This study shows removal rate and nonuniformity of $SnO_2$ thin film used to gas sensor by using Ceria, Silica, W-Slurry after CMP process. This study also shows the relation between partical size and CMP with partical size analysis of used slurry.

  • PDF

슬러리 종류에 따른 $SnO_2$ 박막의 광역평탄화 특성 (CMP properties of $SnO_2$ thin film by different slurry)

  • 최권우;이우선;고필주;김태완;서용진
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2004년도 하계학술대회 논문집 Vol.5 No.1
    • /
    • pp.389-392
    • /
    • 2004
  • As the integrated circuit device shrinks to the smaller dimension, the chemical mechanical polishing (CMP) process was required for the global planarization of inter-metal dielectric(IMD) layer with free-defect. The effect of alternative commerical slurries pads, and post-CMP cleaning alternatives are discuess, with removal rate, scratch dentisty, surface roughness, dishing, erosion and particulate density used as performance metrics. we investigated the performance of $SnO_2$-CMP process using commonly used silica slurry, ceria slurry, tungsten slurry. This study shows removal rate and non-uniformity of $SnO_2$ thin film used to gas sensor by using Ceria, Silica, W-Slurry after CMP process. This study also shows the relation between particle size and CMP with particle size analysis of used slurry.

  • PDF

Oscar형 연마기를 이용한 대면적 OLED용 LTPS 박막의 CMP 처리 및 세정 공정 개선 (Improvement of CMP and Cleaning Process of Large Size OLED LTPS Thin Film Using Oscar Type Polisher)

  • 심고운;이현택;송종국
    • 반도체디스플레이기술학회지
    • /
    • 제21권4호
    • /
    • pp.71-76
    • /
    • 2022
  • We evaluated and developed a 6th generation large-size polisher in the type of face-up and Oscar. We removed the hillocks of the low temperature poly-silicon (LTPS) thin film with this polisher. The surface roughness of LTPS was lowered from 7.9 nm to 0.6 nm after CMP(chemical mechanical polishing). The thickness of the LTPS is measured through reflectance in real time during polishing, and the polishing process is completed according to this thickness. The within glass non-uniformity (WIGNU) was 6.2% and the glass-to-glass non-uniformity (GTGNU) was 2.5%, targeting the LTPS thickness of 400Å. In addition, the residual slurry after the CMP process was removed through the Core Flow PVA Brush and alkaline chemical.

Cu-to-Cu 웨이퍼 적층을 위한 Cu CMP 특성 분석 (Development of Cu CMP process for Cu-to-Cu wafer stacking)

  • 송인협;이민재;김성동;김사라은경
    • 마이크로전자및패키징학회지
    • /
    • 제20권4호
    • /
    • pp.81-85
    • /
    • 2013
  • 웨이퍼 적층 기술은 반도체 전 후 공정을 이용한 효과적인 방법으로 향후 3D 적층 시스템의 주도적인 발전방향이라고 할 수 있다. 웨이퍼 레벨 3D 적층 시스템을 제조하기 위해서는 TSV (Through Si Via), 웨이퍼 본딩, 그리고 웨이퍼 thinning의 단위공정 개발 및 웨이퍼 warpage, 열적 기계적 신뢰성, 전력전달, 등 시스템적인 요소에 대한 연구개발이 동시에 진행되어야 한다. 본 연구에서는 웨이퍼 본딩에 가장 중요한 역할을 하는 Cu CMP (chemical mechanical polishing) 공정에 대한 특성 분석을 진행하였다. 8인치 Si 웨이퍼에 다마신 공정으로 Cu 범프 웨이퍼를 제작하였고, Cu CMP 공정과 oxide CMP 공정을 이용하여 본딩 층 평탄화에 미치는 영향을 살펴보았다. CMP 공정 후 Cu dishing은 약 $180{\AA}$이었고, 웨이퍼 표면부터 Cu 범프 표면까지의 최종 높이는 약 $2000{\AA}$이었다.

CMP 패드 컨디셔닝 온도에 따른 산화막의 연마특성 (CMP Properties of Oxide Film with Various Pad Conditioning Temperatures)

  • 최권우;김남훈;서용진;이우선
    • 한국전기전자재료학회논문지
    • /
    • 제18권4호
    • /
    • pp.297-302
    • /
    • 2005
  • Chemical mechanical polishing(CMP) performances can be optimized by several process parameters such as equipment and consumables (pad, backing film and slurry). Pad properties are important in determining removal rate and planarization ability of a CMP process. It is investigated the performance of oxide CMP process using commercial silica slurry after the pad conditioning temperature was varied. Conditioning process with the high temperature made the slurry be unrestricted to flow and be hold, which made the removal rate of oxide film increase. The pad became softer and flexible as the conditioning temperature increases. Then the softer pad provided the better surface planarity of oxide film without defect.

Chemical Mechanical Polishing (CMP) 공정을 이용한 Mutilevel Metal 구조의 광역 평탄화에 관한 연구 (A Study for Global Planarization of Mutilevel Metal by CMP)

  • 김상용;서용진;김태형;이우선;김창일;장의구
    • 한국전기전자재료학회논문지
    • /
    • 제11권12호
    • /
    • pp.1084-1090
    • /
    • 1998
  • As device sizes are scaled down to submicron dimensions, planarization technology becomes increasingly important for both device fabrication and formation of multilevel interconnects. Chemical mechanical polishing (CMP) has emerged recently as a new processing technique for achieving a high degree of planarization for submicron VLSI applications. The polishing process has many variables, and most of which are not well understood. The factors determine the planarization performance are slurry and pad type, insert material, conditioning technique, and choice of polishing tool. Circuit density, pattern size, and wiring layout also affect the performance of a CMP planarization process. This paper presents the results of studies on CMP process window characterization for 0.35 micron process with 5 metal layers.

  • PDF

패드 컨디셔닝시 온도조절을 통한 산화막 CMP 최적화 (Optimization Of CMP for $SiO_2$ Thin Film with a Control of Temperature in Pad Conditioning Process)

  • 최권우;박성우;김남훈;장의구;서용진;이우선
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2004년도 추계학술대회 논문집 Vol.17
    • /
    • pp.731-734
    • /
    • 2004
  • As the integrated circuit device shrinks to the smaller dimension, the chemical mechanical polishing (CMP) process was required for the global planarization of inter-metal dielectric(IMD) layer with free-defect. Polishing pads play a key role in CMP, which has been recognized as a critical step to improve the topography of wafers for semiconductor fabrication. It is investigated the performance of $SiO_2-CMP$ process using commercial silica slurry as a pad conditioning temperature increased after CMP process. This study also showed the change of SEM images in the pore geometry on the CMP pad surface after use with a different pad conditioning temperature.

  • PDF

탈이온수의 압력과 정제된 $N_2$가스가 ILD-CMP 공정에 미치는 영향 (Influence of DI Water Pressure and Purified $N_2$Gas on the Inter Level Dielectric-Chemical Mechanical Polishing Process)

  • 김상용;이우선;서용진;김창일;장의구
    • 한국전기전자재료학회논문지
    • /
    • 제13권10호
    • /
    • pp.812-816
    • /
    • 2000
  • It is very important to understand the correlation of between inter dielectric(ILD) CMP process and various facility factors supplied to equipment to equipment system. In this paper, the correlation between the various facility factors supplied to CMP equipment system and ILD-CMP process was studied. To prevent the partial over-polishing(edge hot-spot) generated in the wafer edge area during polishing, we analyze various facilities supplied at supply system. With facility shortage of D.I water(DIW) pressure, we introduced an adding purified $N_2$(P$N_2$)gas in polishing head cleaning station for increasing a cleaning effect. DIW pressure and P$N_2$gas factors were not related with removal rate, but edge hot-spot of patterned wafer had a serious relation. We estimated two factors (DIW pressure and P$N_2$gas) for the improvement of CMP process. Especially, we obtained a uniform planarity in patterned wafer and prohibited more than 90% wafer edge over-polishing. In this study, we acknowledged that facility factors supplied to equipment system played an important role in ILD-CMP process.

  • PDF