• Title/Summary/Keyword: BPSG

Search Result 37, Processing Time 0.019 seconds

Minimum Pollution of Silicate Oxide in the CMP Process (CMP공정에 의한 실리케이트 산화막의 오염 최소화)

  • Lee, Woo-Sun;Kim, Sang-Yang;Choi, Gun-Woo;Cho, Jun-Ho
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2000.05b
    • /
    • pp.171-174
    • /
    • 2000
  • We have investigated the CMP slurry properties of silicate oxide thin films surface on CMP cleaning process. The metallic contaminations by CMP slurry were evaluated in four different oxide films, such as plasma enhanced tetra-ethyl-ortho-silicate glass(PE-TEOS), $O_3$ boro-phospho silicate giass( $O_3$-BPSG), PE-BPSG, and phospho-silicate glass(PSG). All films were polished with KOH-based slurry prior to entering the post-CMP cleaner. The Total X-Ray Fluorescence(TXRF) measurements showed that all oxide surfaces are heavily contaminated by potassium and calcium during polishing, which is due to a CMP slurry. The polished $O_3$-BPSG films presented higher potassium and calcium contaminations compared to PE-TEOS because of a mobile ions gettering ability of phosphorus. For PSG oxides, the slurry induced mobile ion contamination increased with an increase of phosphorus contents.

  • PDF

Fabrication of Field-Emitter Arrays using the Mold Method for FED Applications

  • Cho, Kyung-Jea;Ryu, Jeong-Tak;Kim, Yeon-Bo;Lee, Sang-Yun
    • Transactions on Electrical and Electronic Materials
    • /
    • v.3 no.1
    • /
    • pp.4-8
    • /
    • 2002
  • The typical mold method for FED (field emission display) fabrication is used to form a gate electrode, a gate oxide layer, and emitter tip after fabrication of a mold shape using wet-etching of Si substrate. However, in this study, new mold method using a side wall space structure was developed to make sharp emitter tips with the gate electrode. In new method, gate oxide layer and gate electrode layer were deposited on a Si wafer by LPCVD (low pressure chemical vapor deposition), and then BPSG (Boro phosphor silicate glass) thin film was deposited. After then, the BPSG thin film was flowed into the mold at high temperature in order to form a sharp mold structure. TiN was deposited as an emitter tip on it. The unfinished device was bonded to a glass substrate by anodic bonding techniques. The Si wafer was etched from backside by KOH-deionized water solution. Finally, the sharp field emitter array with gate electrode on the glass substrate was formed.

The Effective $P_2O_5$ Doping into $B_2O_3-P_2O_5-SiO_2$ Silica Layer Fabrication by Flame Hydrolysis Deposition (FHD법에 의한 $B_2O_3-P_2O_5-SiO_2$ 실리카막의 효과적인 $P_2O_5$ 도핑)

  • 심재기;이윤학;성희경;최태구
    • Journal of the Korean Ceramic Society
    • /
    • v.35 no.4
    • /
    • pp.364-370
    • /
    • 1998
  • Boron-phoshor-silicate glass was fabricated on Si substrates by FHD(Flame Hydrolysis Deposition) The microstructrue of silica soot deposited at various conditon such as composition and substrate temperature was analysed by SEM. After consolidation the refractive index and composition of the silica layer were in-vestigated. For refractive index control B, P and Ge were used as additive elements while B and Ge oxides are easily mixed into $SiO_2$, P oxide($B_2O_3$) doping is difficult because of the volatile property due to low melt-ing point. Boron-phosphorous-silicate glass (BPSG) layer were fabricated using bertical torch and optimized flame temperature substrate temperature and distance of torch and substrate. P concentration of BPSG lay-er measured 3.3 Wt% and the consolidation temperature was lower than $1180^{\circ}C$. The measured refractive index of BPSG silica layer in $1.55\;\mu\textrm{m}$ wavelength was $1.4480{\pm}1{\times}10^{-1}$ and the thickness was $22{\pm}1\;\mu\textrm{m}$.

  • PDF

Formation of ultra-shallow $p^+-n$ junction through the control of ion implantation-induced defects in silicon substrate (이온 주입 공정시 발생한 실리콘 내 결함의 제어를 통한 $p^+-n$ 초 저접합 형성 방법)

  • 이길호;김종철
    • Journal of the Korean Vacuum Society
    • /
    • v.6 no.4
    • /
    • pp.326-336
    • /
    • 1997
  • From the concept that the ion implantation-induced defect is one of the major factors in determining source/drain junction characteristics, high quality ultra-shallow $p^+$-n junctions were formed through the control of ion implantation-induced defects in silicon substrate. In conventional process of the junction formation. $p^+$ source/drain junctions have been formed by $^{49}BF_2^+$ ion implantation followed by the deposition of TEOS(Tetra-Ethyl-Ortho-Silicate) and BPSG(Boro-Phospho-Silicate-Glass) films and subsequent furnace annealing for BPSG reflow. Instead of the conventional process, we proposed a series of new processes for shallow junction formation, which includes the additional low temperature RTA prior to furnace annealing, $^{49}BF_2^+/^{11}B^+$ mixed ion implantation, and the screen oxide removal after ion implantation and subsequent deposition of MTO (Medium Temperature CVD oxide) as an interlayer dielectric. These processes were suggested to enhance the removal of ion implantation-induced defects, resulting in forming high quality shallow junctions.

  • PDF

Ge-doped Boro-Phospho-Silicate Glass Micro-lens Array Produced by Thermal Reflow (가열용융 방법에 의한 Ge-BPSG 마이크로렌즈 어레이 제작)

  • Jeong, Jin-ho;Oh, Jin-Gyeong;Choi, Jun-Seok;Choi, Gi-Seon;Lee, Hyeong-Jong;Bae, Byeong-Seong
    • Korean Journal of Optics and Photonics
    • /
    • v.16 no.4
    • /
    • pp.340-344
    • /
    • 2005
  • Microlens cells of Ge-doped BPSG (Boro-Phospho-Silicate Glass) are fabricated by dicing the film produced by FHD (Flame Hydrolysis Deposition). Microlens arrays of $53.4{\mu}m$ square unit are produced by the thermal reflow of the diced unit cells at $1200^{\circ}C$. The gap between the microlenses was about $70{\mu}m,$ and the thickness of the produced lens was about $28.4{\mu}m$. We analyzed the reflowed shape of the microlens cell by an image-process technique, and the focal length was about $62.2{\mu}m$. This method of fabricating a microlens is simple and inexpensive compared to the conventional method using the photolithographic process. Also, the control of the radius of curvature of the microlens is easier and a more precise microlens way of various types can be fabricated using this method.

Characteristics of Shallow $P^{+}$-n Junctions Including the FA Process after RTA (RTA 후 FA 공정을 포함한 $P^{+}$-n 박막 접합 특성)

  • Han, Myeong-Seok;Kim, Jae-Yeong;Lee, Chung-Geun;Hong, Sin-Nam
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.39 no.5
    • /
    • pp.16-22
    • /
    • 2002
  • This paper suggests the optimum processing conditions for obtaining good quality $P^{+}$-n shallow junctions formed by pre-amorphization and furnace annealing(FA) to reflow BPSG(bore phosphosilicate glass). $BF_2$ions, the p-type dopant, were implanted with the energy of 20keV and the dose of 2$\times$10$^{15}$ cm$^{-2}$ into the substrates pre-amorphized by As or Ge ions with 45keV, 3$\times$$10^{14}$ $cm^{-2}$. High temperature annealings were performed with a furnace and a rapid thermal annealer. The temperature range of RTA was 950~$1050^{\circ}C$, and the furnace annealing was employed for BPSG reflow with the temperature of $850^{\circ}C$ for 40 minutes. To characterize the formed junctions, junction depth, sheet resistance and diode leakage current were measured. Considering the preamorphization species, Ge ion exhibited better results than As ion. Samples preamorphized with Ge ion and annealed with $1000^{\circ}C$ RTA showed the most excellent characteristics. When FA was included, Ge preamorphization with $1050^{\circ}C$ RTA plus FA showed the lowest product of sheet resistance and junction depth and exhibited the lowest leakage currents.

ILD CMP 공정에서 실리콘 산화막의 기계적 성질이 Scratch 발생에 미치는 영향

  • Jo, Byeong-Jun;Gwon, Tae-Yeong;Kim, Hyeok-Min;Park, Jin-Gu
    • Proceedings of the Materials Research Society of Korea Conference
    • /
    • 2011.10a
    • /
    • pp.23-23
    • /
    • 2011
  • Chemical-Mechanical Planarization (CMP) 공정이란 화학적 반응 및 기계적인 힘이 복합적으로 작용하여 표면을 평탄화하는 공정이다. 이러한 CMP 공정은 반도체 산업에서 회로의 고집적화와 다층구조를 형성하기 위하여 도입되었으며 반도체 제조를 위한 필수공정으로 그 중요성이 강조되고 있다. 특히 최근에는 Inter-Level Dielectric (ILD)의 형성과 Shallow Trench Isolation (STI) 공정에서실리콘 산화막을 평탄화하기 위한 CMP 공정에 대해 연구가 활발히 이루어지고 있다. 그러나 CMP 공정 후 scratch, pitting corrosion, contamination 등의 Defect가 발생하는 문제점이 존재한다. 이 중에서도 scratch는 기계적, 열적 스트레스에 의해 생성된 패드의 잔해, 슬러리의 잔유물, 응집된 입자 등에 의해 표면에 형성된다. 반도체 공정에서는 다양한 종류의 실리콘 산화막이 사용되고 gks이러한 실리콘 산화막들은 종류에 따라 경도가 다르다. 따라서 실리콘 산화막의 경도에 따른 CMP 공정 및 이로 인한 Scratch 발생에 관한 연구가 필요하다고 할 수 있다. 본 연구에서는 scratch 형성의 거동을 알아보기 위하여 boronphoshposilicate glass (BPSG), plasma enhanced chemical vapor deposition (PECVD) tetraethylorthosilicate (TEOS), high density plasma (HDP) oxide의 3가지 실리콘 산화막의 기계적 성질 및 이에 따른 CMP 공정에 대한 평가를 실시하였다. CMP 공정 후 효율적인 scratch 평가를 위해 브러시를 이용하여 1차 세정을 실시하였으며 습식세정방법(SC-1, DHF)으로 마무리 하였다. Scratch 개수는 Particle counter (Surfscan6200, KLA Tencor, USA)로 측정하였고, 광학현미경을 이용하여 형태를 관찰하였다. Scratch 평가를 위한 CMP 공정은 실험에 사용된 3가지 종류의 실리콘 산화막들의 경도가 서로 다르기 때문에 동등한 실험조건 설정을 위해 동일한 연마량이 관찰되는 조건에서 실시하였다. 실험결과 scratch 종류는 그 형태에 따라 chatter/line/rolling type의 3가지로 분류되었다 BPSG가 다른 종류의 실리콘 산화막에 비해 많은 수에 scratch가 관찰되었으며 line type이 많은 비율을 차지한다는 것을 확인하였다. 또한 CMP 공정에서 압력이 증가함에 따라 chatter type scratch의 길이는 짧아지고 폭이 넓어지는 것을 확인하였다. 본 연구를 통해 실리콘 산화막의 경도에 따른 scratch 형성 원리를 파악하였다.

  • PDF

The Development of the Contamination Prevention Module of an Optical Window Using Ultrasonic Waves (초음파를 이용한 광학창 오염방지 모듈 개발)

  • Lee, ChangHee;Jeon, KiMun;Shin, JaeSoo;Yun, JuYoung;Cho, Seonghyun;Kang, Sang-Woo
    • Journal of the Korean Vacuum Society
    • /
    • v.22 no.4
    • /
    • pp.175-180
    • /
    • 2013
  • We developed the contamination prevention module of an optical window for an In-Situ Particle Monitor (ISPM) system. the core part of the module is the generator of an ultrasonic wave and the module is to remove particles stuck to the window by the transfer of the wave force to the window surface. In order to enhance transfer efficiency of the waves the frequency of the ultrasonic wave was optimized and a low impedance material (plexiglass) and a soft sealing material (Si rubber) were used. The ISPM with the developed module was installed at the exhaust line of a BPSG CVD equipment and the effect of the module was verified.