• Title/Summary/Keyword: 캐스코드

Search Result 68, Processing Time 0.023 seconds

A Design on UWB LNA for Using $0.18{\mu}m$ CMOS ($0.18{\mu}m$ CMOS공정을 이용한UWB LNA)

  • Hwang, In-Yong;Jung, Ha-Yong;Park, Chan-Hyeong
    • Proceedings of the IEEK Conference
    • /
    • 2008.06a
    • /
    • pp.567-568
    • /
    • 2008
  • In this paper, we proposed the design on LNA for $3{\sim}5\;GHz$ frequency with Using $0.18{\mu}m$CMOS technology. The LNA gain is 12-15 dB, and noise figure is lower than 5 dB and Input/output matching is lower than 10 dB in frequency range from 3 GHz to 5 GHz. The topology, which common source output of cascode is reduced noise figure and improved gain. Input common gate amplifier extend LNA's bandwidth.

  • PDF

Design and Fabrication of wideband low-noise amplification stage for COMINT (통신정보용 광대역 저잡음 증폭단 설계 및 구현)

  • Go, Min-Ho
    • The Journal of the Korea institute of electronic communication sciences
    • /
    • v.7 no.2
    • /
    • pp.221-226
    • /
    • 2012
  • In this paper, wideband two-stage amplification stage was designed, fabricated and evaluated. The proposed amplification stage with a novel gain control method have a high gain, low noise and high linearity performance. It is consisted of common emitter amplifier as the first stage, cascode gain control amplifier as second stage and power detector which sense the received signal strength. The proposed amplification stage shows a total gain of 29 dB~37 dB, noise fiugre of 1.5 dB at operating band and high linearity performance as the IMD (third intermodulation distortion) level is below the noise level of the measurement equipment at the control voltage 2.0 V generated from power detector under the strong electric field condition.

Design of A 2V 750kHz CMOS Bandpass Active Filter (2V 750kHz CMOS 대역통과 능동필터 설계)

  • Lee, Ceun-Ho
    • Journal of Korea Multimedia Society
    • /
    • v.7 no.11
    • /
    • pp.1515-1520
    • /
    • 2004
  • In this paper, a new continuous-time bandpass active filter for lour-voltage applications is proposed. The active filter is composed of the CMOS complementary cascode circuit which can increase trans-conductance of an active element. These results are verified through the 0.25$\mu\textrm{m}$ CMOS n-well parameter hspice simulation. As a result, the gain and the unity gain frequency is 42dB and 200MHz respectively in the integrator. Additionally, center frequency of the bandpass active filter is 747kHz. And also bandwidth of the filter is 649kHz on 2V supply voltage.

  • PDF

Analog Performance Analysis of Self-cascode Structure with Native-Vth MOSFETs (Native-Vth MOSFET을 이용한 셀프-캐스코드 구조의 아날로그 성능 분석)

  • Lee, Dae-Hwan;Baek, Ki-Ju;Ha, Ji-Hoon;Na, Kee-Yeol;Kim, Yeong-Seuk
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.26 no.8
    • /
    • pp.575-581
    • /
    • 2013
  • The self-cascode (SC) structure has low output voltage swing and high output resistance. In order to implement a simple and better SC structure, the native-$V_{th}$ MOSFETs which has low threshold voltage($V_{th}$) is applied. The proposed SC structure is designed using a qualified industry standard $0.18-{\mu}m$ CMOS technology. Measurement results show that the proposed SC structure has higher transconductance as well as output resistance than single MOSFET. In addition, analog building blocks (e.g. current mirror, basic amplifier circuits) with the proposed SC structure are investigated using by Cadence Spectre simulator. Simulation results show improved electrical performances.

CMOS Symmetric High-Q 2-Port Active Inductor (높은 Q-지수를 갖는 대칭 구조의 CMOS 2 단자 능동 인덕터)

  • Koo, Jageon;Jeong, Seungho;Jeong, Yongchae
    • The Journal of Korean Institute of Electromagnetic Engineering and Science
    • /
    • v.27 no.10
    • /
    • pp.877-882
    • /
    • 2016
  • In this paper, a novel CMOS high Q factor 2-port active inductor has been proposed. The proposed circuit is designed by cascading basic gyrator-C structural active inductors and attaching the feedback LC resonance circuit. This LC resonator can compensate parasitic capacitance of transistor and can improve Q factor over wide frequency range. The proposed circuit was fabricated and simulated using 65 nm Samsung RF CMOS process. The fabricated circuit shows inductance of above 2 nH and Q factor higher than 40 in the frequency range of 1~6 GHz.

Design of the New Third-Order Cascaded Sigma-Delta Modulator for Switched-Capacitor Application (스위치형 커패시터를 적용한 새로운 형태의 3차 직렬 접속형 시그마-델타 변조기의 설계)

  • Ryu Jee-Youl;Noh Seok-Ho
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • 2006.05a
    • /
    • pp.906-909
    • /
    • 2006
  • This paper proposes a new body-effect compensated switch configuration for low voltage and low distortion switched-capacitor (SC) applications. The proposed circuit allows rail-to-rail switching operation for low voltage SC circuits and has better total harmonic distortion than the conventional bootstrapped circuit by 19 dB. A 2-1 cascaded sigma-delta modulator is provided for performing the high-resolution analog-to-digital conversion on audio codec in a communication transceiver. An experimental prototype for a single-stage folded-cascode operational amplifier (opamp) and a 2-1 cascaded sigma-delta modulator has been implemented in a 0.25 micron double-poly, triple-metal standard CMOS process with 2.7 V of supply voltage.

  • PDF

Design of a Wideband Analog Tunable Element for Multimedia System (멀티미디어 시스템용 광대역 아날로그 가변소자 설계)

  • 이근호
    • Journal of Korea Multimedia Society
    • /
    • v.6 no.2
    • /
    • pp.319-324
    • /
    • 2003
  • In this paper, a new wideband tunable analog element for multimedia system is proposed. The proposed active element is composed of the complementary cascode circuit which can extend transconductance of an element. Therefore, the unity gain frequency which is determined transconductance is increased than that of the conventional element. And then these results are verified by the 0.22$\mu\textrm{m}$ CMOS n-well parameter simulation. As a result, the gam and the unity gam frequency are 42dB and 200MHz on 2V supply voltage. And power dissipation of the designed element is 0.32mW.

  • PDF

Analysis of Optimum Bias for Maximun Conversion Gain of Cascode Coupled Microwave Self-Oscillating-Mixer (Cascode 결합 마이크로파 자기발진 믹서의 최적변환이득을 위한 바이어스 조건 분석)

  • 이성주;이영철
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.7 no.3
    • /
    • pp.492-498
    • /
    • 2003
  • In this paper, We analyze the optimum bias conditions of cascode coupled microwave mixer for maximum conversion gain mixer. Microwave self-oscillating mixer by two GaAs MESFET cascode coupled, to upper GaAs MESFET operating as a oscillator with high Q dielectric resonator and the lower GaAs MESFET operated as a mixer with low noise and high conversion characteristics. As a result of experiments, cascode coupled microwave self oscillating mixer according to optimun bias shows an 5.92 dBm oscillating power, -132.0dBc/Hz @ 100KHz at 5.15GHz and 3dB conversion loss.

Variable Conversion Gain Mixer for Dual Mode Receiver (이중 모우드 수신기용 가변 변환이득 믹서)

  • Park, Hyun-Woo;Koo, Kyung-Heon
    • Journal of Advanced Navigation Technology
    • /
    • v.10 no.2
    • /
    • pp.138-144
    • /
    • 2006
  • In this paper, dual mode FET mixer for WiBro and wireless LAN(WLAN) applications has been designed in the form of dual gate FET mixer by using the cascode structure of two single gate pHEMTs. The designed dual gate mixer has been optimized to have variable conversion gain for WiBro and WLAN applications in order to save dc power consumption. The LO to RF isolation of the designed mixer is more than 20dB from 2.3GHz to 2.5GHz band. With the LO power of 0dBm and RF power of -50dBm, the mixer shows 15dB conversion gain. When RF power increases from -50dBm to -20dBm, the conversion gain decreases to -2dB from 15dB with bias change. The variable conversion gain has several advantages. It can reduce the high dynamic range requirement of AGC burden at IF stage. Also, it can save the dc power dissipation of mixer up to 90%.

  • PDF

Design of a 12 Bit CMOS Current Cell Matrix D/A Converter (12비트 CMOS 전류 셀 매트릭스 D/A 변환기 설계)

  • Ryu, Ki-Hong;Yoon, Kwang-Sub
    • Journal of the Korean Institute of Telematics and Electronics C
    • /
    • v.36C no.8
    • /
    • pp.10-21
    • /
    • 1999
  • This paper describes a 12bit CMOS current cell matrix D/A converter which shows a conversion rate of 65MHz and a power supply of 3.3V. Designed D/A converter utilizes current cell matrix structure with good monotonicity characteristic and fast settling time, and it is implemented by using the tree structure bias circuit, the symmetrical routing method with ground line and the cascode current switch to reduce the errors of the conventional D/A converter caused by a threshold voltage mismatch of current cells and a voltage drop of the ground line. The designed D/A converter was implemented with a $0.6{\mu}m$ CMOS n-well technology. The measured data shows a settling time of 20ns, a conversion rate of 50 MHz and a power dissipation of 35.6mW with a single power supply of 3.3V. The experimental SNR, DNL, and INL of the D/A converter is measured to be 55dB, ${\pm}0.5LSB$, and ${\pm}2LSB$, respectively.

  • PDF