• Title/Summary/Keyword: 위상검출기

Search Result 240, Processing Time 0.024 seconds

3.125Gbps Reference-less Clock/Data Recovery using 4X Oversampling (레퍼런스 클록이 없는 3.125Gbps 4X 오버샘플링 클록/데이터 복원 회로)

  • Lee, Sung-Sop;Kang, Jin-Ku
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.43 no.10 s.352
    • /
    • pp.28-33
    • /
    • 2006
  • An integrated 3.125Gbps clock and data recovery (CDR) circuit is presented. The circuit does not need a reference clock. It has a phase and frequency detector (PFD), which incorporates a bang-bang type 4X oversampling PD and a rotational frequency detector (FD). It also has a ring oscillator type VCO with four delay stages and three zero-offset charge pumps. With a proposed PD and m, the tracking range of 24% can be achieved. Experimental results show that the circuit is capable of recovering clock and data at rates of 3.125Gbps with 0.18 um CMOS technology. The measured recovered clock jitter (p-p) is about 14ps. The CDR has 1.8volt single power supply. The power dissipation is about 140mW.

Design of low jitter CDR using a single edge binary phase detector (단일 에지 이진위상검출기를 사용한 저 지터 클록 데이터 복원 회로 설계)

  • An, Taek-Joon;Kong, In-Seok;Im, Sang-Soon;Kang, Jin-Ku
    • Journal of IKEEE
    • /
    • v.17 no.4
    • /
    • pp.544-549
    • /
    • 2013
  • This paper describes a modified binary phase detector (Bang-Bang phase detector - BBPD) for jitter reduction in clock and data recovery (CDR) circuits. The proposed PD reduces ripples in the VCO control voltage resulting in reduced jitter for CDR circuits. A 2.5 Gbps CDR circuit with a proposed BBPD has been designed and verified using Dongbu $0.13{\mu}m$ CMOS technology. Simulation shows the CDR with proposed PD recovers data with peak-to-peak jitter of 10.96ps, rms jitter of 0.86ps, and consumes 16.9mW.

A study of Hybrid Fault Current Limiter Connected to Power Grid by Using Phase Locked Loop (위상동기회로(PLL)를 이용한 하이브리드 방식의 계통적용 한류기에 관한 연구)

  • Sung, Byung-Chul;Park, Jung-Wook
    • Proceedings of the KIEE Conference
    • /
    • 2008.07a
    • /
    • pp.476-477
    • /
    • 2008
  • 초전도 소자만을 이용한 한류기는 여러 가지 해결해야할 비용적, 기술적 문제를 안고 있다. 이런 문제들에 대한 해결과 동시에 초전도 한류기의 실용화를 위해 하이브리드 방식의 한류기가 고안되었으며 이는 초전도 소자만을 이용한 한류기가 갖고 있는 많은 문제점들을 해결할 수 있다고 판단되는 한류 방식이다. 본 논문은 기존의 하이브리드 방식의 한류기를 바탕으로 하여 Phase Locked Loop(PLL, 위상동기회로)를 이용한 하이브리드 방식의 초전도 한류기를 제시하였다. 일정한 선로 임피던스를 갖는 계통에서 사고가 발생할 경우 고장전류와 정상 상태의 전류 사이에 위상차가 발생하게 되는데, 이 위상차를 PLL의 위상 검출 능력을 통해 검출함으로써 한류기로서 동작할 수 있도록 하였다. 제시된 하이브리드 한류기의 성능은 PSCAD/EMTDC를 이용한 시뮬레이션을 통해 일기무한모선 시스템에 대한 적용을 통해 평가하였다.

  • PDF

A Fractional-N PLL with Phase Difference-to-Voltage Converter (위상차 전압 변환기를 이용한 Fractional-N 위상고정루프)

  • Lee, Sang-Ki;Choi, Young-Shig
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.16 no.12
    • /
    • pp.2716-2724
    • /
    • 2012
  • In this paper, a Phase Difference-to-Voltage Converter (PDVC) has been introduced into a conventional fractional-N PLL to suppress fractional spurs. The PDVC controls charge pump current depending on the phase difference of two input signals to phase frequency detector. The charge pump current decreases as the phase difference of two input signals increase. It results in the reduction of fractional spurs in the proposed fractional-N PLL. The proposed fractional-N PLL with PDVC has been designed based on a 1.8V $0.18{\mu}m$ CMOS process and proved by HSPICE simulation.

Design of Digital PLL using Binary Phase-Frequency Detector and Counter for Digital Phase Detection (이진 위상-주파수 검출기와 카운터를 이용한 디지털 위상 고정 루프 회로 설계)

  • Han, Jong-Seok;Yoon, Kwan;Kang, Jin-Ku
    • Journal of IKEEE
    • /
    • v.16 no.4
    • /
    • pp.322-327
    • /
    • 2012
  • In this paper, a digital phase-locked loop(Digital-PLL) circuit with a new phase-to-digital converter(P2D) is described. The proposed digital PLL is composed a P2D, a digital loop filter(DLF), and a digitally controlled oscillator(DCO). The P2D generates a digital code for a phase error. The proposed P2D used a binary phase frequency detector(BPFD) and a counter in place of a time-to-digital converter(TDC) for simple structure, compact area and low power consumption. The proposed circuit was designed with CMOS 0.18um process. The simulation shows the circuit operates with the 1.0 to 2.2GHz with the power consumption of 16.2mW at 1.65GHz and the circuit occupies the chip area of $0.096mm^2$.

Giga-bps CMOS Clock and Data Recovery Circuit with a novel Adaptive Phase Detector (새로운 구조의 적응형 위상 검출기를 갖는 Gbps급 CMOS 클럭/데이타 복원 회로)

  • 이재욱;이천오;최우영
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.27 no.10C
    • /
    • pp.987-992
    • /
    • 2002
  • In this paper, a new clock and data recovery circuit is proposed for the application of data communication systems requiring ㎓-range clock signals. The circuit is suitable for recovering NRZ data which is widely used for high speed data transmission in ㎓ ranges. The high frequency jitter is one of major performance-limiting factors in PLL, particularly when NRZ data patterns are used. A novel phase detector is able to suppress this noise, and stable clock generation is achieved. Futhermore, the phase detector has an adaptive delay cell removing the dead zone problem and has the optimal characteristics for fast locking. The proposed circuit has a convenience structure that can be easily extended to multi-channels. The circuit is designed based on CMOS 0.25㎛ fabrication process and verified by measurement result.

A DPLL with a Modified Phase Frequency Detector to Reduce Lock Time (록 시간을 줄이기 위한 변형 위상 주파수 검출기를 가진 DPLL)

  • Hasan, Md. Tariq;Choi, GoangSeog
    • Journal of the Institute of Electronics and Information Engineers
    • /
    • v.50 no.10
    • /
    • pp.76-81
    • /
    • 2013
  • A new phase frequency detector based digital phase-locked loop (PLL) of 125 MHz was designed using the 130 nm CMOS technology library consisting of inverting edge detectors along with a typical digital phase-locked loop to reduce the lock time and jitter for mid-frequency applications. XOR based inverting edge detectors were used to obtain a transition earlier than the reference signal to change the output more quickly. The HSPICE simulator was used in a Cadence environment for simulation. The performance of the digital phase-locked loops with the proposed phase frequency detector was compared with that of conventional phase frequency detector. The PLL with the proposed detector took $0.304{\mu}s$ to lock with a maximum jitter of approximately 0.1142 ns, whereas the conventional PLL took a minimum of $2.144{\mu}s$ to lock with a maximum jitter of approximately 0.1245 ns.

Design of the Charge pump PLL using Dual PFD (듀얼 위상 주파수 검출기를 이용한 차지펌프 PLL 설계)

  • Lee, Jun-Ho;Lee, Geun-Ho;Son, Ju-Ho;Kim, Sun-Hong;Yu, Young-Gyu;Kim, Dong-Yong
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.38 no.8
    • /
    • pp.20-26
    • /
    • 2001
  • In this paper, the charge pump PLL using the dual PFD to improve the trade-off between acquisition behavior and locked behavior is proposed. This dual PFD consists of a positive edge triggered PFD and a negative edge triggered PFD. The proposed charge pump shows that it is possible to overcome the issue of the charge pump current imsmatch by the current subtraction circuit. Also, this charge pump can suppress reference spurs and disturbance of the VCO control voltage. The proposed charge pump PLL is simulated by SPICE using 0.25${\mu}m$ CMOS process parameters.

  • PDF

Improvement of IF In-Phase Combiner for Space Diversity Technique of Digital Radio Relay System (디지털 무선 전송장치의 공간 다이버시티 기술을 위한 IF 동위상 결합기의 성능 개선)

  • 서경환
    • Journal of the Korean Institute of Telematics and Electronics D
    • /
    • v.36D no.4
    • /
    • pp.8-17
    • /
    • 1999
  • In this paper, a proposal for improving the performance of IF in-phase combiner is presented in view of simple hardware design and good performance for space diversity application. By adding the stable normalization circuit to the phase detector, better performances are obtained even for a severe notch depth of 30 dB. To check the validity of this proposal, various results based upon numerical simulation and laboratory test are presented here in conjunction with 64-QAM digital radio relay system.

  • PDF

Digital Signal Processing for a Fiberoptic Fabry-Perot Interferometry (초소형 광파이버 패브리페로 간섭계의 디지털 신호처리)

  • Kim, K.S.;Lee, H.S.;Rim, G.H.
    • Proceedings of the KIEE Conference
    • /
    • 2001.07c
    • /
    • pp.1820-1822
    • /
    • 2001
  • 광파이버 패브리페로 간섭계에서 동작영역을 넓히기 위해 공진기의 길이를 1mm보다 짧은 초소형 간섭계를 구성하고자 하였을 경우, 광출력의 위상변화에 대한 감도가 낮아 전달함수로부터 변화된 위상을 복원하는 과정이 까다로워진다. 이러한 신호복원 과정에는 대부분 신호잡음비를 높여주는 신호처리 수단을 포함하게 되므로 간섭계가 겪은 위상변화를 보다 높은 신뢰성으로 검출하고자 할 때 어떠한 신호처리 방법이 적절한가하는 선택의 문제가 발생된다. 이는 각각의 신호처리방법이 장단점을 가지므로 응용목적에 따른 trade-off가 필요하기 때문이다. 본 연구에서는 참조 간섭계와 센서 간섭계 간의 correlation으로부터 위상을 검출하여 시스템의 잡음을 common mode 잡음으로 처리할 수 있었으며, 디지털 신호처리기법을 응용하여 짧은 공진기로 구성된 센서 간섭계의 위상변화분을 보다 안정적으로 검출하게 되었다.

  • PDF