• Title/Summary/Keyword: self-aligned contact

Search Result 23, Processing Time 0.024 seconds

Electrical Characteristics of Ti Self-Aligned Silicide Contact (Ti Self-Aligned Silicide를 이용한 Contact에서의 전기적 특성)

  • 이철진;허윤종;성영권
    • The Transactions of the Korean Institute of Electrical Engineers
    • /
    • v.41 no.2
    • /
    • pp.170-177
    • /
    • 1992
  • Contact resistance and contact leakage current of the Al/TiSiS12T/Si system are investigated for NS0+T and PS0+T junctions. SALICIDE (Self Aligned Silicide) process was used to make the Al/TiSiS12T/Si system. Titanium disilicide is one of the most common silicides because of its thermal stability, ability to form selective formation and low resistivity. In this paper, RTA temperature effect and Junction implant dose effect were evaluated to characterize contact resistance and contact leakage current. The TiSiS12T contact resistance to NS0+T silicon is lower than that to PS0+T silicon, and TiSiS12T of contact leakage current to NS0+T silicon is lower than that to PS0+T silicon. Contact resistance and contact leakage current of the Al/TiSiS12T/Si system by this method were possible for VLSI application.

Downscaling of self-aligned inkjet printed polymer thin film transistors

  • Noh, Yong-Young;Sirringhaus, Henning
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2008.10a
    • /
    • pp.1564-1567
    • /
    • 2008
  • We demonstrate here a self-aligned printing approach that allows downscaling of printed organic thin-film transistors to channel lengths of 100 - 400 nm. A perfected down-scaled polymer transistors (L= 200 nm) showing high transition frequency over 1.5 Mhz were realized with thin polymer dielectrics, controlling contact resistance, and minimizing overlap capacitance via self-aligned gate configuration.

  • PDF

A SDR/DDR 4Gb DRAM with $0.11\mu\textrm{m}$ DRAM Technology

  • Kim, Ki-Nam
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.1 no.1
    • /
    • pp.20-30
    • /
    • 2001
  • A 1.8V $650{\;}\textrm{mm}^2$ 4Gb DRAM having $0.10{\;}\mu\textrm{m}^2$ cell size has been successfully developed using 0.11 $\mu\textrm{m}$DRAM technology. Considering manufactur-ability, we have focused on developing patterning technology using KrF lithography that makes $0.11{\;}\mu\textrm{m}$ DRAM technology possible. Furthermore, we developed novel DRAM technologies, which will have strong influence on the future DRAM integration. These are novel oxide gap-filling, W-bit line with stud contact for borderless metal contact, line-type storage node self-aligned contact (SAC), mechanically stable metal-insulator-silicon (MIS) capacitor and CVD Al process for metal inter-connections. In addition, 80 nm array transistor and sub-80 nm memory cell contact are also developed for high functional yield as well as chip performance. Many issues which large sized chip often faces are solved by novel design approaches such as skew minimizing technique, gain control pre-sensing scheme and bit line calibration scheme.

  • PDF

The Fabrication of Polysilicon Self-Aligned Bipolar Transistor (다결정 실리콘 자기정렬에 의한 바이폴라 트랜지스터의 제작)

  • Chai, Sang Hoon;Koo, Yong Seo;Lee, Jin Hyo
    • Journal of the Korean Institute of Telematics and Electronics
    • /
    • v.23 no.6
    • /
    • pp.741-746
    • /
    • 1986
  • A novel n-p-n bipolar transistor of which emitter is self-aligned with base contact by polyilicon is developed for using in high speed and high packing density LSI circuits. The emitter of this transistor is separated less than 0.4 \ulcorner with base contact by self-aligh technology, and the emitter feature size is less than 3x5 \ulcorner\ulcorner Because the active region of this transistor is not damaged through all the process, it has excellent electric properties. Using the n-p-n transistors by 3.0\ulcorner design rules, a NTL ring oscillator has 380 ps, a CML ring oscillator has 390ps, and a I\ulcorner ring oscillator has 5.6ns of per-gate minimum propagation delay time.

  • PDF

A novel self-aligned offset gated polysilicon thin film transistor without an additional offset mask (오프셋 마스크를 이용하지 않는 새로운 자기 정합 폴리 실리콘 박막 트랜지스터)

  • 민병혁;박철민;한민구
    • Journal of the Korean Institute of Telematics and Electronics A
    • /
    • v.32A no.5
    • /
    • pp.54-59
    • /
    • 1995
  • We have proposed a novel self-aligned offset gated polysilicon TFTs device without an offset mask in order to reduce a leakage current and suppress a kink effect. The photolithographic process steps of the new TFTs device are identical to those of conventional non-offset structure TFTs and an additional mask to fabricate an offset structure is not required in our device due to the self-aligned process. The new device has demonstrated a lower leakage current and a better ON/OFF current ratio compared with the conventional non-offset device. The new TFT device also exhibits a considerable reduction of the kink effect because a very thin film TFT devices may be easily fabricated due to the elimination of contact over-etch problem.

  • PDF

A Self-Aligned Trench Body IGBT Structure with Low Concentrated Source (자기정렬된 낮은 농도의 소오스를 갖는 트렌치 바디 구조의 IGBT)

  • 윤종만;김두영;한민구;최연익
    • The Transactions of the Korean Institute of Electrical Engineers
    • /
    • v.45 no.2
    • /
    • pp.249-255
    • /
    • 1996
  • A self-aligned latch-up suppressed IGBT has been proposed and the process method and the device characteristics of the IGBT have been verified by numerical simulation. As the source is laterally diffused through the sidewall of the trench in the middle of the body, the size of the source is small and the doping concentration of the source is lower than that of the p++ body and the emitter efficiency of the parasitic npn transistor is low so that latch-up may be suppressed. No additional mask steps for p++ region, source, and source contact are required so that small sized body can be obtained Latch-u current density higher than 10000 A/cm$^{2}$ have been achieved by adjusting the process conditions.

  • PDF

Self Assembled Patterns of Ag Using Hydrophobic and Hydrophilic Surface Characteristics of Glass (유리기판의 친수.소수 상태 변화를 이용한 자기정렬 Ag Pattern 형성 연구)

  • Choo Byoung-Kwon;Choi Jung-Su;Kim Gun-Jeong;Lee Sun-Hee;Park Kyu-Cang;Jang Jin
    • Journal of the Korean Vacuum Society
    • /
    • v.15 no.4
    • /
    • pp.354-359
    • /
    • 2006
  • Recently, the interest in lithography without photo exposure has been increased compare to the conventional photolithography in nano meter and micrometer size patterning area. We studied a self aligned dipping of Ag solution through micro contact printing (${\mu}-CP$) with octadecyltrichlorosilane (OTS) treated polydimethylsiloxane (PDMS) soft mold. The OTS monolayer on the patterned PDMS was formed by dipping it into OTS solution. We transferred the OTS monolayer from PDMS mold to the glass. The OTS monolayer changed the surface energy from hydrophilic surface to hydrophobic surface, And then we made self aligned Ag solution patterns just after dipping the substrate, using adhesion difference of Ag solution between OTS treated hydrophobic area and non-OTS treated hydrophilic area. We finally get the Ag patterns through only dip-coating after the ${\mu}-CP$ process. And we observed surface energies on the glass substrate through the contact angle measurements as time goes on.