# A SDR/DDR 4Gb DRAM with 0.11µm DRAM Technology ### Kinam Kim Abstract - A 1.8V 650 mm<sup>2</sup> 4Gb DRAM having 0.10 µm<sup>2</sup> cell size has been successfully developed using 0.11 µm DRAM technology. Considering manufactur-ability, we have focused on developing patterning technology using KrF lithography that makes 0.11 µm DRAM technology possible. Furthermore, we developed novel DRAM technologies, which will have strong influence on the future DRAM integration. These are novel oxide gap-filling, W-bit line with stud contact for borderless metal contact, line-type storage node self-aligned contact (SAC), mechanically stable metal-insulator-silicon (MIS) capacitor and CVD Al process for metal interconnections. In addition, 80 nm array transistor and sub-80 nm memory cell contact are also developed for high functional yield as well as chip performance. Many issues which large sized chip often faces are solved by novel design approaches such as skew minimizing technique, gain control pre-sensing scheme and bit line calibration scheme. Index Terms— DRAM, Process integration, KrF lithography, MIS Capacitor, self-aligned contact. #### I. Introduction A DRAM technology with 0.11 μm feature size (pitch=0.22 μm) was successfully developed for the first time for 4Gb DRAM. Various resolution enhancement techniques such as phase-shift mask, strong off-axis illumination and optical proximity correction together with high numerical aperture exposure system can extend KrF lithography to the technology node of 0.11 μm. Furthermore, full planarization process by using CMP processes widens latitude of lithography compared to non-planarization process. In order to fabricate 4Gb DRAM, a noble inter layer dielectric gap filling technology using spin-on-glass, self-aligned contact process relied on line-type pattern, novel W-bit line with stud, and triple CVD Al interconnection technology are newly developed based on our previous DRAM technology generations [1], [2], [3]. The capacitor technology for 4Gb DRAM is developed with a low temperature novel MIS structure, which is modified from the MIS capacitor technology of previous generations. As the generation of the DRAM technology advances beyond 0.15 µm technology node, the performance of the array transistor (memory cell) seriously limits the speed performance and data retention time of the DRAM devices due to its reduced On-current (ION) and at the same time increased Off-current (IOFF). In order to suppress the increase of IOFF for planar array transistor, three-dimensional vertical array transistor with elongated vertical channel length has been proposed even with 0.15 µm technology node [4]. Although the vertical transistor can solve the $I_{OFF}$ issue, it must solve the $I_{ON}$ issue. Furthermore, vertical array transistor has to prove its production worthy capability through mass-production. It is still under investigation how far planar array transistor can be scaled down. It is generally conceived that the planar array transistor can be used down to 0.10 um technology node and it can be expected to be down to 0.07 µm technology node with some modifications [5]. In order to use planar array transistor for 4Gb DRAM with 0.11 µm technology generation, 80nm array transistor technology with sub-80 nm array contact is required. The summary of key features of 0.11 µm DRAM technology for 4Gb DRAM is listed in Table 1 and compared with those of our previous 0.13 µm [1] (e-mail: kkne414@samsong.co.kr) Manuscript received February 10, 2001; revised March 12, 2001. The anthor is with Technology Development, Memory Device Business, Samsung Electronics Co., San #24, Nongseo-Lee, Kiheung-Eup, Yongin-City, Kyungki-Do, Korea. | | 0.15 μm | 0.13 μm | 0.11 μm | |--------------|--------------------|-----------------|-------------------------| | Lithography | KrF+RET | KrF+RET | KrF+Strong RET | | Isolation | STI(HDP) | STI(HDP) | STI(HDP) | | Gox | 6nm | 5nm (Nox) | 4nm (Nox) | | WL | TiSix | TiSix | TiSix | | ILD1 | HDP | HDP | SOG | | Cell contact | Reverse T-type SAC | Bar-type SAC | Bar-type SAC | | BL | W | W | W with Stud | | Cell contact | Small cont | BC SAC | Line-Type SAC | | S-poly | BOX+HSG | PAOCS+HSG | MSCC(=Concave+Cylinder) | | Cap.dielec. | $Ta_2 O_5$ | $Al_2O_3$ | $Al_2O_3$ | | Metals | triple (1W+2A1) | triple (1W+2A1) | triple (3 CVD Al) | | Heat budget | 800 ℃ | <700 °C | <700 ℃ | **Table 1.** Key process features of 4Gb DRAM using 0.11 μm technology. and 0.15 $\mu$ m [2] generations. In this paper, those technologies for 4Gb DRAM with 0.11 $\mu$ m technology node will be presented. # II. KEY TECHNOLOGIES FOR 0.11 $\mu M$ DRAM GENERATION # A. 0.11 µm KrF Lithography It is necessary to maximize the resolution of illumination system in the KrF exposure system to obtain 0.11 µm lithography. The maximum resolution can be achieved by using hard off-axis illumination technique with which the repetitive patterns in cell array can have maximum lithographic performance. However, the isolated patterns in periphery suffer from small latitude of photolithography such as small depth of focus margin. It is due to more severe optical loading effect of off-axis illumination than that of conventional illumination, even though the size of isolated pattern is much bigger than that of repetitive pattern in cell array. In order to solve the severe optical loading effect of isolated main patterns in periphery, supplementary patterns, whose primary role is to increase the first order and second order diffraction intensity of the isolated main pattern, one placed near isolated main patterns as shown in Fig. 1(a). The first order and second order diffraction intensity are important to form the optical image on the silicon. Most of the illumination system only takes the first order diffraction due to its limited lens size. Therefore, the increased first order diffraction intensity due to supplementary patterns can improve the pattern fidelity of isolated patterns. The size of supplementary scattering bar patterns should be determined from the requirement such that it should not be imaged on the silicon as shown in Fig. 1(b). Using this technique, it was possible to obtain more than 0.3 µm depth-of-focus margin for both cell and peripheral areas simultaneously for all critical layers by this technique[6]. It is well known that the resolution can be enhanced with half-tone phase shift mask compared to binary mask [7], [8]. In addition, the fully planarized surface of all critical layers can greatly relieve the requirement of depth-of-focus margin so that the 0.3 µm depth-of-focus margin is acceptable even for such large chip of 4Gb DRAM. # B. 80 nm Array Transistor Technology As the minimum feature size of DRAM decreases, it is very difficult to make the array transistor because of its two contradictory requirements of extremely small $I_{\rm OFF}$ and high $I_{\rm ON}$ for satisfying both data retention time and speed performance performance. The target value of $I_{\rm OFF}$ (extrapolated) should be smaller than order of fA (1x10<sup>-15</sup>A). At the same time, the target value of $I_{\rm ON}$ must be greater than few $\mu A$ (1x10<sup>-6</sup> A). Such small $I_{\rm OFF}$ has been achieved by keeping the threshold voltage of array transistor above certain minimum level that is Fig. 1. Optical proximity correction technique using supplementary scattering bar pattern for isolated and semi-repetitive patterns which lose their depth-of-focus margin in case of hard off-axis illumination. (a) shows the shape of the supplementary scattering bar pattern which is placed near to main patterns. (b) shows the result of the printing of patterns shown in (a). Good pattern fidelity is achieved with scattering bar which does not form any images on the silicon. approximately 1.0 V with substrate bias. The non-scalability of threshold voltage of array transistor inevitably decreases $I_{\rm ON}$ current as the device dimension shrinks [9]. The dimension of array transistor of 4Gb DRAM is equivalent to 80 nm array transistor where the channel width and the channel length are 75 nm shown in Fig. 2(a) and 80 nm shown in Fig. 2(b), respectively. This is the smallest array transistor ever fabricated. However, it is very concerned that such small array transistor could be properly operated with satisfying both requirements. Fig. 3 shows that the extrapolated $I_{\rm OFF}$ and $I_{\rm ON}$ of 80 nm planar array transistor are less than 1 fA and greater than 5 $\mu$ A, respectively. The gate-induced drain leakage (GIDL) current is suppressed by optimizing re-oxidation process which is following **Fig. 2.** The 80 nm array transistor for 4Gb DRAM using 0.11 μm DRAM technology. (a) shows a cross-sectional SEM image of array transistor along the bit line direction. The dimensions of array transistor for gate length, spacer thickness and contact hole size of landing pad are 80 nm, 30 nm, and 80 nm, respectively. (b) shows a cross-sectional SEM image of array transistor along the word line direction. The dimension of channel width of array transistor is 75 nm. silicon nitride (Si<sub>3</sub>N<sub>4</sub>) spacer and it will not be an issue even beyond 80 nm array transistor. From these results, conventional planar 80 nm array transistor can meet both the requirements. Although threshold voltage variations of 100 mV/10 nm and 120 mV/10 nm, for the channel length and the channel width, respectively are little concerned, it can be further reduced below sub-100 mV/10 nm by using local channel and field implantation (LOCFI) [10]. Fig. 3. I-V curve of 80 nm array transistor shown in Fig.2. I-V curve is measured with -0.8~V substrate bias and 1.6 V drain bias at room temperature. The extrapolated $I_{OFF}$ at Vgs=0 is far smaller than 1 fA. No increase in $I_{OFF}$ in negative gate bias indicates that 80 nm array transistor do not suffer from the GIDL current. The $I_{ON}$ current is greater than 5 $\mu A$ at 2 V gate bias. **Fig. 4.** The trend of aspect ratio of inter-layer dielectric gap with DRAM technology generation. It is shown that the aspect ratio of gap increases with DRAM technology generation and it reaches around 10 at 0.11 $\mu$ m technology node where commonly used BPSG and HDP oxide can not be useful. Down to 0.15 $\mu$ m technology node, BPSG with high temperature flowing can be used. HDP oxide having better gap filling can be used for 0.15~0.13 $\mu$ m technology. For 0.11 $\mu$ m technology node, novel gap-filling technology using spin-onglass will be necessary. # C. Novel Inter-Layer-Dielectric Gap Filling Technology As scaling down the design rule, one of most serious problems is to fill an inter-layer dielectric into the gap whose aspect ratio tends to increase because it is more difficult to scale down vertical dimension scaling than laterally dimensional scaling [11], [12]. As a result, the aspect ratio of the gap reaches to more than 10 in 0.11 um 4Gb DRAM as shown in Fig. 4. For such high aspect ratio, the gap-filling materials such as BPSG and HDPoxide can be no longer useful because of their insufficient gap-filling capability. Therefore, it is necessary to develop novel gap-filling technology. A spin-on-glass is selected as gap-filling material because of its superior gap-filling capability. In fact, spin-onglass does not have any limitation of aspect ratio due to its nature of spin-coating process where high fluidity always maintains. The spin-on-glass gap-filling technology consists of the spin-coating, baking, and subsequent annealing at high temperature around 700 °C. The purpose of the baking is to break the chemical bond of deposited film, and thereby to form silica. By properly optimizing the baking process, the subsequent annealing process can transform silica film into the chemically and mechanically stable oxide. Fig. 5 shows the good interlayer dielectric gap-filling by spin-on-glass technology developed in this paper. **Fig. 5.** A cross-sectional SEM image to show the excellent interlayer dielectric gap filling for 4Gb DRAM with novel gap filling technology where aspect ratio of 10 is perfectly gap-filled without any voids and seams. ### D. Sub-80 nm Memory Cell Contact Technology In order to have high functionality of 4Gb DRAM, sub-80 nm memory cell landing pad should be prepared, which requires sub-80 nm memory cell contact technology as seen in Fig. 2. It is a great challenge to maintain low contact resistance without contact failure in such small contact. It is often observed that thin native oxides or etch-by products easily remain on improperly prepared interface and generates contact failure or induces high contact resistance, thereby resulting in **Fig. 6.** Novel surface cleaning technology for sub-80 nm array contact process. (a) shows the contact resistance of 80 nm array contact with conventional wet cleaning and novel NF<sub>3</sub> cleaning. (b) shows the XPS results of silicon surface before and after contact hole cleaning with conventional wet cleaning and novel dry cleaning. The peak corresponding to oxide peak which originates from the native oxide and the peak corresponding to SiC which comes from the polymer of etch by-product are clearly observed before contact hole cleaning. The superior removal ability of these unwanted layers from silicon surface is clearly seen in case of the novel dry cleaning. random single bit failure. Therefore, in order to eliminate the surface oxide at interface, hydrogen termination or oxide breaking process is needed before n+-pad polysilicon deposition. Unfortunately, none of those is possibly implemented in 4Gb DRAM because of its limited effectiveness in the case of hydrogen termination or unallowably high thermal budget due to high temperature in the case of oxide breaking process. Therefore, **Fig. 7.** Novel W-bit line technology with which both conventional wiring line for interconnection and contact stud used as landing pad for metal contact are simultaneously formed. (a) shows the cross-sectional image of the bit line in cell array. (b) shows the contact stud on which metal contact will be landed. we develop a novel dry cleaning process with nitrogenfluoride (NF<sub>3</sub>) remote plasma. The contact resistance with or without novel dry cleaning is shown in Fig. 6(a). As clearly indicated in Fig. 6(a), the contact resistance with novel dry cleaning is much smaller than that without dry cleaning because of removing native oxide and polymer. The XPS data shown in Fig. 6(b) clearly shows that the dry cleaning process is most effective in removing native oxide and polymer. # E. Novel W-Bit Line Technology For Borderless Metal Contact Another important issue in 4Gb DRAM technology is the metal contact that might have unmanageably high aspect ratio of more than 15 in case of conventional direct metal contact scheme where no landing pad is used. Therefore, in this work, the metal contact with Wlanding pad, which is formed at bit line level, is newly developed. In this way, the aspect ratio of metal contact can be decreased to 10 or small, which can be manageably accepted in contact hole etching and subsequent contact hole-filling process with metal. The metal contact is formed on the landing pad with a method of borderless contact process. The process sequence for novel borderless contact is reported elsewhere [13]. The brief sequences are as follows: First, W-plug is formed in by W deposition and CMP processes, then W film is again deposited over Wplug to form both W bit line in cell array and W-wiring in periphery. Forming W-wring pattern results in W bit line interconnections and W-studs simultaneously in periphery as shown in Fig. 7. Then, Si<sub>3</sub>N<sub>4</sub> layer is deposited and patterned, where Si<sub>3</sub>N<sub>4</sub> layer works as etch-stopping for metal contact etch. Finally metal contact process is proceeded. It is well known that the resistance of W-bit line contact is quite sensitive to the subsequent thermal budget so that the higher thermal budget leads to the higher resistance [1]. Especially, bit line to P+ contact resistance is rapidly degraded above 700 °C In our 4Gb DRAM, Al<sub>2</sub>O<sub>3</sub> capacitor dielectric is used, which requires only 450 °C of thermal deposition process. It is noticed that the thermal budget after bit line process is always remained below 650 °C. # F. Novel Storage Landing Pad Technology In 0.11 µm technology node, a conventional hole-type storage node SAC scheme can no longer survive, which means that a different scheme should be devised. In this work, we used a line-type SAC pattern for storage node pad. The main difficulty in the hole-type SAC pattern is an insufficient overlay margin in 0.11 µm design rule, which leads to the etch-stopping and not-open problems because small opening area to be etched is prone to induce etching stopping even for small mis-alignment as shown in Fig. 8. On the other hand, there were no such difficulties in the line-type SAC pattern because linetype SAC pattern can provide more opening area to etch than hole-type pattern. Fig. 8. Limitations of the conventional self-aligned contact process based on contact hole type patterns. (a) shows the requirement of mis-alignment toleran with technology generation. The tolerance of mis-alignment of 0.11 µm technology node can not be met within the limit of lithography tool. (b) shows an example of etch stopping due to misalignment. It is noteworthy that both word line and bit line are encapsulated with Si<sub>3</sub>N<sub>4</sub> whose role is to protect word line and bit line during SAC etching and to serve as polishing stopping layer for CMP pad separation. Therefore, it is very important to maintain sufficient thickness of Si<sub>3</sub>N<sub>4</sub> film. The electrical evaluations show that the line-type SAC pattern generates higher breakdown voltage and less leakage current than that of hole-type SAC pattern, which means that the Si<sub>3</sub>N<sub>4</sub> loss is less consumed in the line-type SAC pattern than in the hole-type SAC pattern. This result can be explained by homogeneous etch condition of line-type SAC process in which opening area to be etched does not depend on alignment tolerance induced from lithographic process. **Fig. 9.** An example for storage node-storage node shortage of one-cylindrical capacitor structure. The mechanical strength of capacitor to resist SN-SN shortage rapidly decreases with device feature size. #### G. Mechanically Robust Capacitor Technology As the device dimension shrinks, twin bit failure due to the shortage of storage node (SN)-SN as illustrated in Fig. 9, becomes serious yield limiting factor. The SN-SN shortage is closely related to the mechanical stability of capacitor structure [14]. The mechanical strength of capacitor to resist against SN-SN shortage rapidly decreases as device feature size decreases. And it also decreases as the stack height of capacitor increases. In order to improve the mechanical stability of capacitor, novel capacitor structure is developed by merging cylinder structure with concave structure. It is known that concave structure does not have any mechanical stability issue although it has the small available capacitor area for given dimension. On the contrary, cylinder structure has the largest available capacitor area for given dimension. By merging these two extremes, we can successfully develop the mechanically stable capacitor without losing capacitance as shown in Fig. 10. As a result, the commonly observed twin-bit failure due to collapse of storage node is completely eliminated while maintaining cell capacitance greater than 25 fF/cell and the leakage current smaller than 1 fF/cell. These values of capacitance are obtained with 3.0 nm oxide equivalent thickness of $Al_2O_3$ dielectric for 1.2 $\mu m$ thick cylinder and 0.6 $\mu m$ thick concave structure. **Fig. 10.** A cross-sectional SEM image of mechanically stable MIS capacitor structure where concave structure is additionally inserted between cylindrical structure and storage node contact pad. # H. Triple-Level CVD-Al Technology For the back-end-of-line (BEOL) processes, the triple metal interconnections and the full planarization scheme one developed as shown in Fig. 11. HDP oxide is deposited for inter-metallic dielectric and CMP process is followed for planarization of inter-metallic dielectric. The fully planarized BEOL process not only widens latitude of lithography but also gives wide process margin for metal etching. For inter metal connections, via-contact is filled with the CVD (chemical vapor deposition) Al process, which completely eliminates the voids in via-contact for conventional sputtering process. Furthermore, the CVD Al has several advantages such as a good filling property, low resistance, and simplicity in a process over conventional sputtering Al process. **Fig. 11.** A cross-sectional SEM of the fully processed 4Gb DRAM using $0.11~\mu m$ DRAM technology. The fully planarized structure is clearly shown in this figure. Fully planarized triple CVD Al process can make metal pitches relaxed, compared to double-metal process, resulting in the reduction of block failure. Furthermore, it improves performance with interconnect delay minimization and power line fortification, thereby permitting low voltage operation. # III. 4Gb DRAM WITH 0.11µM DRAM TECHNOLOGY A 1.8V, 4Gb DDR SDRAM of $645 \text{ mm}^2$ die size and $0.10 \text{ } \mu\text{m}^2$ cell size as shown in Fig. 12 using aforementioned 0.11 $\mu\text{m}$ DRAM technology generation is designed and fabricated for low voltage and high speed operation in its full density for the first time. To insure good device yield and performance, constraints due to the large chip size must be overcome. It becomes imperative to make process controls for reducing defects and suppress parameter variations as well as design schemes for controlling the signal skews. The straight gate instead of meandering gate in the core region can curtail the critical dimension variations, inhibiting device mismatches. In order to minimize the signal skew, repeater circuits are used in row and column decoder signals paths and core-control signal paths. Despite of the chip size overhead of 1.22 %, they are effective in reshaping over-loaded signals and rejecting coupled noise accumulation. Within 512 Mb mat, active and pre-charge control skews under 1.5 ns are obtained with the array voltage of 1.5 V [15]. Furthermore, the amplifier sensitivity and sensing margin are improved with gaincontrolled pre-sensing and the reference bit-line calibration schemes. The gain-controlled pre-sensing scheme increases the sensing margin and speed by employing trans-conductance-matched pre-amplification for enhancing the sensitivity and stability of CMOS latch amplifier. Proposed scheme consists of steps of (i) prebiasing of the sense amplifier, (ii) pre-sensing with gain control of the trans-conductance element, and (iii) full restoring using CMOS latch. Fig. 13(a) shows the simplified schematic of the proposed technique. A pair of n-MOSFET (MN1) and p-MOSFET (MP1) acts like a composite transistor with equivalent Vgs and transconductance. Similarly MN2 and MP2 act like another composite transistor with matching characteristics. Two composite transistors form a linear conductance element to amplify the relatively small current signal from a DRAM storage cell capacitor. Fig. 13(b) is the simulation results showing the pre-amplification with an enhancement of the sensing enable time. The reference bit line calibration scheme can actively mimic the cell data retention characteristics and yield an optimal voltage level for the reference bit-line from the charge shared voltage from replica bit line pairs. Cell data is dependent on many factors such as the write-back voltage in active restore and data charge loss due to cell and junction leakage. Under these conditions, data1 (D1) and data0 (D0) charge-shared with the ideally half-Vcc pre-charged reference bit line will result in asymmetric D1 and D0 sensing margins. In the reference bit-line calibration scheme, the reference voltage for an equal D1 and D0 sensing margin is determined with an in-situ calibration using replica cells, and the bit-line voltage Fig. 12. A die photograph of SDR/DDR 4Gb DRAM which has 650 mm<sup>2</sup> chip size and $0.10 \mu m^2$ cell size. The chip consists of 8 banks of 512Mb mat which is independently operated each other. **Fig. 13.** The gain control pre-sensing scheme for improving performance of the CMOS latch sense amplifier. (a) shows the simplified circuit schematics of the gain-control pre-sensing scheme. (b) shows that the gain-control pre-sensing scheme enhances the sensing speed compared to conventional scheme. generator is actively regulated accordingly after a few operation cycles [15]. Together with the chip-size-efficient core signal repeating architecture, gain-controlled pre-sensing and the reference bit-line calibration schemes ensure reliable low-voltage and high-speed cell and core operations. ## IV. CONCLUSIONS A 4Gb DRAM of 645 mm² die size and $0.10~\mu m^2$ cell size is developed with $0.11~\mu m$ DRAM technology where KrF photolithography is extendedly used from $0.13~\mu m$ DRAM technology. The key processes of $0.11~\mu m$ DRAM technology generation are as follows: 80 nm array transistor, novel gap filling technology, sub-80 nm memory cell contact, novel W-bit line technology for borderless metal contact, novel storage landing pad technology, mechanically robust capacitor, triple-level CVD-Al technology. Furthermore, the performance degradation originated from large chip is minimized by novel design approaches such as skew minimization, gain-control pre-sensing, and reference bit-line calibration scheme. The technologies developed in this work have good compatibility for previous generation as well as good extendibility for next generations. ### REFERENCES - [1] K.N. Kim, T.Y. Chung, H.S. Jeong, J.T. Moon, Y.W. Park, G.T. Jeong, K.H. Lee, G.H. Koh, D.W. Shin. Y.S. Hwang, D.W. Kwak, H.S. Uh, D.W. Ha, J.W. Lee, S.H. Shin, M.H. Lee, Y.S. Chun, J.K. Lee, B.J. Park, J.H. Oh, J.G. Lee, S.H. Lee, "A 0.13 μm DRAM technology for giga bit density stand-alone and embedded DRAMs," *Technical Digest of 2000 VLSI Technology Symposium*, pp. 10-11, 2000. - [2] K.N. Kim, H.S. Jeong, G.T. Jeong, C.H. Cho, W.S. Yang, J.H. Sim, K.H. Lee, G.H. Koh, D.W. Ha, J.S. Bae, J-G. Lee, B.J. Park and J.G. Lee, "A 0.15 μm DRAM Technology node for 4Gb DRAM," Technical Digest of 98 VLSI Technology Symposium, pp. 16-17, 1998. - [3] K.N. Kim, J.Y. Lee, B.H. Roh, S.W. Nam, Y.S. Park, Y.H. Kim, H.S. Kim, J.S. Kim, J.K. Park, K.P. Lee, K.Y. Lee, J.T. Moon, J.S. Choi, J.W. Park and J.G. Lee, "Highly manufacturable 1Gb SDRAM," *Technical Digest* of 97 VLSI Technology Symposium, pp.9-10, 1997. - [4] C. J. Radens, S. Kudelka, L. Nesbit, R. Malik, T. Dyer, C. Dubuc, T. Joseph, M. Seitz, L. Clevenger, N. Arnold, J. Mandelman, R. Divakaruni, D. Casarotto, D. Lea, V.C. Jaiprakash, J. Sim, J. Faltermeier, K.Low, J. Strane, S. Halle, Q.Ye, S. Bukofsky, U. Gruening, T. Schloesser, G. Bronner, "An Orthogonal 6F<sup>2</sup> Trench-Sidewall Vertical Devices for 4Gb/16Gb DRAM," *Technical digest of 2000 IEDM*, pp. 349-352, 2000. - [5] Kinam Kim "The scaling issues of COB stack DRAM cell technology and its directions for beyond100 nm technology node" (invited paper), to appear in proceeding of 199<sup>th</sup> Meeting of ECS. - [6] H.S. Jeong, W.S. Yang, Y.S. Hwang, S. Park, S.J. Ahn, Y.S. Chun, S.H.Shin, S.H. Song, J.Y. Lee, S.M. Jang, C.H. Lee, J.H. Jeong, M.H. Cho, J.K. Lee and Kinam Kim, "Highly Manufacturable 4Gb DRAM with 0.11 µm DRAM technology," *Technical digest of 2000 IEDM*, pp. 353-356, 2000. - [7] Yasuzato T, Ishida S, Kasama K, "Improvement of resist - pattern fidelity with partial attenuated phase shift mask," *Proceedings of Spie*, vol. 2726, pp. 496-507, 1996 - [8] Levenson MD, "What IS a phase-shifting mask?", Proceeding of Spie, vol.1496, pp. 20-26, 1991 - [9] K.N. Kim, H.S. Jeong, W.S. Yang, Y.S. Hwang, C.H. Cho, M.M. Jeong, S. Park, S.J. Ahn, Y.S. Chun, S.H. Shin, J.S. Park, S.H. Song, J.Y. Lee, S.M. Jang, C.H. Lee, J.H. Jeong, M.H. Cho, H.I. Yoon, J.S. Jeon, "Highly manufactorable and High performance SDR/DDR 4Gb DRAM," to appear in *Technical Digest of 2001 VLSI Technology* 2001. - [10] H.S. Uh, J.K. Lee, S.H. Lee, Y.S. Ahn, H.O. Lee, S.H. Hong, J.W. Lee, G.H. Koh, G.T. Jeong, T.Y. Chung and Kinam Kim, "Strategy for the improvement of data retention times of 512Mb DRAM with 0.12 mm design rule," to appear in *Technical Digest of 2001 VLSI* technology symposium, 2001. - [11] Kinam Kim, Chang-Gyu Hwang, and Jong-Gil Lee, "DRAM Technology perspective for Giga-bit era," (invited paper), *IEEE Transaction of Electronic Devices*, Vol.45, pp. 598-608, March, 1998. - [12] Kinam Kim "DRAM Technology Perspective for standalone and Embedded Applications," (invited paper), vol. 40, No.2, pp. 191-206, *Microelectronics Reliability*, 2000. - [13] Yoonsoo Chun, J.S. Park, S.M. Jang, S.G. Park, Y.S. Hwang, H.S. Jeong, and Kinam Kim "A Novel Metal Contact process using Borderless Contact stud and selfstopping layerfor 4Gb DRAM and beyond," *Technical* digest of 8<sup>th</sup> KCS, p. 245, 2001. - [14] Jung-Hoon Oh, Young Nam Hwang, and Kinam Kim, "A Study on Mechanical Stability of Stack Cell Capacitor for Giga-bit DRAM Application," submitted to *IEEE Transaction of Electronic Devices*. - [15] Hongil Yoon, Jae Yoon Sim, Hyun Suk Lee, Kyu Nam Lim, Won Suk Yang, Hong Sik Jeong, Jei Hwan Yoo, Dong Il Seo, Kinam Kim, Byung Il Yoo, and Chang Gyu Hwang, "A 1.8V, 4Gb DDR SDRAM with Gain-Control-Charge-Pumped Pre-Sensing and Self-Calibrated Bitline Pre-Charge Voltage Regulation Schmes in the twisted open bit line architecture," *Technical digest of 2001 ISSCC*, pp. 378-379, 2001. Kinam Kim received Ph.D. degree in electrical engineering from University of California Los Angeles, CA. in 1994. He received the B.Sc. degree in electronic engineering in 1981 from Seoul National University, South Korea. In 1983 he received the master degree in electrical engineering from KAIST(Korea Advanced Institute of Science and Technology). In 1983 he joined Samsung Electronics Co., Ltd., where he has been involved in the development of DRAMs, ranging from 64Kb to 1Giga-bit densities. Currently he is a technical director responsible for the research and development of future memory technology. He has been a project leader for the development of world first 1Gb DRAM using 0.18 µm CMOS technologies during 1994-1996. Dr. Kim received twice the grand prize of Samsung group for the successful developments of 1Mb DRAM and 1Gb DRAM in 1986 and 1996, respectively. His current major activity is focused on the development of technologies for low power and high performance multi-gigabit density DRAMs. His research interests are memory device reliability, yield modeling on memory device, low power sub-0.15 µm CMOS technology, memory cell technology, and multi-level metallization for high performance of multi-giga bit DRAMs. He is also in charge of high density ferroelectric memory technology. Recently, his group successfully demonstrated 4Mb FRAM in which COB-1T1C cell structure was developed with multi-metallization for high density standalone ferroelectric memory as well as embedded application. Dr. Kim has much interest in applying SOI technology into DRAM application, resulting in the successful development of a 16Mb SOI DRAM which is the highest density ever reported in 1994. He published more than 110 technical papers on the field of memory technology. He holds 45 patents related to memory technology. He plays an active part in advancing future memory technology through participating panel discussions of prime conferences such as VLSI technology symposium. Dr. Kim is listed in Who's Who in the world and nominated as IBC's 21st Century Award for Achievement. He will be enlisted in "The Asia 500-Leaders for the new century". He is a recipient of ISI's citation award for highly cited paper. Dr. Kim served a committee member of international electron device meeting (IEDM), he is a member of editorial advisory board of Microelectronics reliability. He is a senior member of IEEE.