• Title/Summary/Keyword: p+/n junction

Search Result 423, Processing Time 0.033 seconds

Formation of the Shallow $p^+$ -n Junction by As-Preamorphization Method and Characterization (비소 비정질화 방법에 의한 얕은 $p^+$-n 접합의 형성과 특성분석)

  • Sang Jik Kwon
    • Journal of the Korean Institute of Telematics and Electronics A
    • /
    • v.30A no.11
    • /
    • pp.113-121
    • /
    • 1993
  • In the formation of the shallow p$^{+}$-n junction, the preamorphization method by As$^{+}$ ions was applied in order to avoid the boron channeling effect which is occured during the B$^{+}$ implantation especially with low energy. By As$^{+}$ pre-implant with 60KeV energy and 2*10$^{14}$ cm$^{-2}$ dose, the channelinf of B$^{+}$ ions implanted with 10keV/1.5*10$^{14}$ cm$^{-2}$ can be avoded completely. After the RTA of 1050.deg. C and 10sec, the junction depth was 0.14.mu.m, the leakage current was 20nA/cm$^{2}$(at-5V bias) and the sheet resistance was 107.OMEGA./ㅁ. And the preamorphized Si layer was changed into the perfect crystal si after the RTA.r the RTA.

  • PDF

A study hot-carrier degradation on submicron devices (Submicron device에서의 hot-carrier 열화에 관한 연구)

  • 이용희;김현호;최영규;이천희
    • Proceedings of the IEEK Conference
    • /
    • 1998.06a
    • /
    • pp.867-870
    • /
    • 1998
  • In this paper we simulated 0.30um NMOS transitor to analysis hot carrier degradation depend on As, As+P, P LDD structure. As a result we obtained As+P LDD structure was good hot carrier immunity. Also we find that hog carrier life time improved a sincresing P dose due to P dose helps in grading the nLDD junction. However As-only junction was poor due to junction high peak position located near the surface.

  • PDF

A Study of Thin Film deposition using of RF Magnetron Sputtering (RF 마그네트론 스퍼터링을 이용한 박막 증착에 관한 연구)

  • Lee, Woo Sik
    • The Journal of Korea Institute of Information, Electronics, and Communication Technology
    • /
    • v.11 no.6
    • /
    • pp.772-777
    • /
    • 2018
  • This paper used RF Magnetron Sputtering to deposition n-type and p-type to ITO glass. The N-type ohmic contact worked well under all conditions. Sheet resistance has been shown to increase sheet resistance as RF Power increases. After analyzing the surface of the deposited thin film, in the condition that RF Power was 250W and substrate temperature was $250^{\circ}C$, particles were measured to have a uniform and consistent thin film. P-type has good ohmic contact under all conditions and sheet resistance has been shown to increase as RF Power increases. As the RF Power grew, thickness increased and stabilized. PN junction thin film and NP junction thin film showed increased thickness and stabilized as sputtering time increased. As a result of thin film, conversion efficiency was at 0.2 when sputtering time was 10 minutes.

Fabrication of polycrystalline 3C-SiC thin film diodes (다결정 3C-SiC 박막 다이오드의 제작)

  • Ahn, Jeong-Hak;Chung, Gwiy-Sang
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2007.06a
    • /
    • pp.348-349
    • /
    • 2007
  • This paper describes the electrical characteristics of polycrystalline (poly) 3C-SiC thin film diodes, in which poly 3C-SiC thin films on n-type and p-type Si wafers, respectively, were deposited by APCVD using HMDS, Hz, and Ar gas at $1180^{\circ}C$ for 3 hr. The schottky diode with Au/poly 3C-SiC/Si(n-type) structure was fabricated. Its threshold voltage ($V_d$), breakdown voltage, thickness of depletion layer, and doping concentration ($N_D$) values were measured as 0.84 V, over 140 V, 61nm, and $2.7\;{\times}\;10^{19}\;cm^3$, respectively. The p-n junction diodes fabricated on the poly 3C-SiC/Si(p-type) were obtained like characteristics of single 3C-SiC p-n junction diodes. Therefore, poly 3C-SiC thin film diodes will be suitable microsensors in conjunction with Si fabrication technology.

  • PDF

The a-Si:H/poly-Si Heterojunction Solar Cells

  • Kim, Sang-Su;Kim, do-Young;Lim, Dong-Gun;Junsin Yi;Lee, Jae-Choon;Lim, Koeng-Su
    • Journal of Electrical Engineering and information Science
    • /
    • v.2 no.5
    • /
    • pp.65-71
    • /
    • 1997
  • We present heterojunction solar cells with a structure of metal/a-Si:H(n-i-p)/poly-Si(n-p)/metal for the terrestrial applications. This cell consists fo two component cells: a top n-i-p junction a-Si:Hi cell with wide-bandgap 1.8eV and a bottom n-p junction poly-Si cell with narrow-bandgap 1.1eV. The efficiency influencing factors of the solar cell were investigated in terms of simulation an experiment. Three main topics of the investigated study were the bottom cell with n-p junction poly-Si, the top a-Si:H cell with n-i-p junction, and the interface layer effects of heterojunction cell. The efficiency of bottom cell was improved with a pretreatment temperature of 900$^{\circ}C$, surface polishing, emitter thickness of 0.43$\mu\textrm{m}$, top Yb metal, and grid finger shading of 7% coverage. The process optimized cell showed a conversion efficiency about 16%. Top cell was grown by suing a photo-CVD system which gave an ion damage free and good p/i-a-Si:H layer interface. The heterojunction interface effect was examined with three different surface states; a chemical passivation, thermal oxide passivation, and Yb metal. the oxide passivated cell exhibited the higher photocurrent generation and better spectral response.

  • PDF

Self-Aligned $n^+$ -pPolysilicon-Silicon Junction Structure Using the Recess Oxidation (Recess 산화를 이용한 자기정렬 $n^+$ -p 폴리실리콘-실리콘 접합구조)

  • 이종호;박영준;이종덕;허창수
    • Journal of the Korean Institute of Telematics and Electronics A
    • /
    • v.30A no.6
    • /
    • pp.38-48
    • /
    • 1993
  • A recessed n-p Juction diode with the self-aligned sturcture is proposed and fabricated by using the polysilicon as an n$^{+}$ diffusion source. The diode structure can be applicable to the emitter-base formation of high performance bipolar divice and the n$^{+}$ polysilicone mitter has an important effect on the device characteristics. The considered parameters for the polysilicon formation are the deposition condition. As$^{+}$ dose for the doping of the polysilicon and the annealing condition using RTP system. The vertical depth profiles of the fabricated diode are obtained by SIMS and the electrical characteristics are analyzed in terms of the ideality factor of diode (n), contact resistance and reverse leakage current. In addition, n$^{+}$-p junction diodes are formed by using the amorphous silicon (of combination of amorphous and polysiliocn) instead of polysilicon and their characteristics are compared with those of the standard sample. The As$^{+}$ dose for the formation of good junction is about 1~2${\times}10^{16}cm^{2}$ at given RTA conditions (1100.deg. C, 10sec).

  • PDF

Properties of Recessed Polysilicon/Silicon($n^{+}$) - Silicon(P) Junction with Process Condition (공정조건에 따른 함몰된 다결정실리콘/실리콘($n^{+}$) - 실리콘(p) 접합의 특성)

  • 이종호;최우성;박춘배;이종덕
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 1994.05a
    • /
    • pp.152-153
    • /
    • 1994
  • A recessed $n^{+}$-p junction diode with the serf-aligned structure is proposed and fabricated by using the polysilicon as an $n^{+}$ diffusion source. The diode structure can be applicable to the emitter-base formation of high performance bipolar device and the $n^{+}$ polysilicon emitter has an important effect on the device characteristics. The considered parameters for the polysilicon formation are the deposition condition $As^{+}$ dose for the doping of the polysilicon, and the annealing using RTP system. The vertical depth profiles of the fabricated diode are obtained by SIMS. The eleotrical characteristics are analyzed in trims of the ideality factor of diode (n), contact resistance arid reverse leakage current. The $As_{+}$ dose for the formation of good junction is current. The $As^{+}$ dose for the formation of goodjunctions is about 1∼2${\times}$$10^{16}$$cm^{-2}$ at given RTA condition ($1100^{\circ}C$, 10 sec). The $n^{+}$-p structure is successfully applied to the self-aligned bipolar device adopting a single polysilicon technology.

  • PDF

Lateral p-n junction Diode with organic single crystal by direct printing

  • Park, Yoon kyoung;Sung, Myung Mo
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2016.02a
    • /
    • pp.144.1-144.1
    • /
    • 2016
  • We fabricate organic single crystal nanowire heterojunction p-n diode poly(3-hexylthiophene)(P3HT) and from Phenyl-C61-butyric acid methyl ester(PCBM) using by liquid-bridge mediated nanotransfer molding(LB-nTM) method. LB-nTM has been reported an one step direct printing method for making well-aligned nanowire arrays. Moreover, multi-patterning nanostructures can be fabricated with the consecutive printing process. As a result, it is possible to make simple and basic concept of heterojunction devices such as lateral organic p-n nanojunction diode. P3HT/PCBM nanowires heterojunction diode has rectifying behavior with on/off ratios of ~20.

  • PDF

A Study on the Photo-Conductive Characteristics of (p)ZnTe/(n)Si Solar Cell and (n)CdS-(p)ZnTe/(n)Si Poly-Junction Thin Film ((p)ZnTe/(n)Si 태양전지와 (n)CdS-(p)ZnTe/(n)Si 복접합 박막의 광도전 특성에 관한 연구)

  • Jhoun, Choon-Saing;Kim, Wan-Tae;Huh, Chang-Su
    • Solar Energy
    • /
    • v.11 no.3
    • /
    • pp.74-83
    • /
    • 1991
  • In this study, the (p)ZnTe/(n)Si solar cell and (n)CdS-(p)ZnTe/(n)Si poly-junction thin film are fabricated by vaccum deposition method at the substrate temperature of $200{\pm}1^{\circ}C$ and then their electrical properties are investigated and compared each other. The test results from the (p)ZnTe/(n)Si solar cell the (n)CdS-(p)ZnTe/(n)Si poly-junction thin fiim under the irradiation of solar energy $100[mW/cm^2]$ are as follows; Short circuit current$[mA/cm^2]$ (p)ZnTe/(n)Si:28 (n)CdS-(p)ZnTe/(n)Si:6.5 Open circuit voltage[mV] (p)ZnTe/(n)Si:450 (n)CdS-(p)ZnTe/(n)Si:250 Fill factor (p)ZnTe/(n)Si:0.65 (n)CdS-(p)ZnTe/(n)Si:0.27 Efficiency[%] (p)ZnTe/(n)Si:8.19 (n)CdS-(p)ZnTe/(n)Si:2.3 The thin film characteristics can be improved by annealing. But the (p)ZnTe/(n)Si solar cell are deteriorated at temperatures above $470^{\circ}C$ for annealing time longer than 15[min] and the (n)CdS-(p)ZnTe/(n)Si thin film are deteriorated at temperature about $580^{\circ}C$ for longer than 15[min]. It is found that the sheet resistance decreases with the increase of annealing temperature.

  • PDF

Ultra shallow $p^{+}$n junction formation using the boron diffusin form epi-co silicide (에피 코발트 실리사이드막으로 부터의 붕소 확산을 이용한 극저층 $p^{+}$n 접합 형성)

  • 변성자;권상직;김기범;백홍구
    • Journal of the Korean Institute of Telematics and Electronics A
    • /
    • v.33A no.7
    • /
    • pp.134-142
    • /
    • 1996
  • The epi-CoSi$_{2}$ layer was formed by alloying a Co(120$\AA$)/Ti(50$\AA$) bilayer. In addition, the ultra shallow p$^{+}$n junction of which depth is about not more than 40nm at the background concentration, 10$^{18}$atoms/cm$^{3}$ could be formed by annealing (RTA-II) the ion implanted epi-silicide. When the temperature of RTA-I is as low as possible and that of RTA-II is moderate, the p$^{+}$n junction that has low leakage current and stable epi-silicide layer could be obtained. That is, when th econdition of TRA-I was 900$^{\circ}C$/20sec and that of RTA-II was 900$^{\circ}C$/10sec, the reverse leakage current was as high as 11.3$\mu$A/cm$^{2}$ at -5V. The surface of CoSi$_{2}$ appeared considerably rough. However, when the conditon of RTA-I was 800$^{\circ}C$/20sec or 700$^{\circ}C$/20sec, the leakage currents were as low as 8.3nA/cm$^{2}$ and 9.3nA/cm$^{2}$, respectively and also the surfaces appeared very uniform.

  • PDF