• 제목/요약/키워드: low output

Search Result 3,770, Processing Time 0.028 seconds

16 V 급 NMOSFET 소자의 낮은 게이트 전압 영역에서 출력저항 개선에 대한 연구 (Design and Analysis of 16 V N-TYPE MOSFET Transistor for the Output Resistance Improvement at Low Gate Bias)

  • 김영목;이한신;성만영
    • 한국전기전자재료학회논문지
    • /
    • 제21권2호
    • /
    • pp.104-110
    • /
    • 2008
  • In this paper we proposed a new source-drain structure for N-type MOSFET which can suppress the output resistance reduction of a device in saturation region due to soft break down leakage at high drain voltage when the gate is biased around relatively low voltage. When a device is generally used as a switch at high gate bias the current level is very important for the operation. but in electronic circuit like an amplifier we should mainly consider the output resistance for the stable voltage gain and the operation at low gate bias. Hence with T-SUPREM simulator we designed devices that operate at low gate bias and high gate bias respectively without a extra photo mask layer and ion-implantation steps. As a result the soft break down leakage due to impact ionization is reduced remarkably and the output resistance increases about 3 times in the device that operates at the low gate bias. Also it is expected that electronic circuit designers can easily design a circuit using the offered N-type MOSFET device with the better output resistance.

A High Current Efficiency CMOS LDO Regulator with Low Power Consumption and Small Output Voltage Variation

  • Rikan, Behnam Samadpoor;Abbasizadeh, Hamed;Kang, Ji-Hun;Lee, Kang-Yoon
    • 전기전자학회논문지
    • /
    • 제18권1호
    • /
    • pp.37-44
    • /
    • 2014
  • In this paper we present an LDO based on an error amplifier. The designed error amplifier has a gain of 89.93dB at low frequencies. This amplifier's Bandwidth is 50.8MHz and its phase margin is $59.2^{\circ}C$. Also we proposed a BGR. This BGR has a low output variation with temperature and its PSRR at 1 KHz is -71.5dB. For a temperature variation from $-40^{\circ}C$ to $125^{\circ}C$ we have just 9.4mV variation in 3.3V LDO output. Also it is stable for a wide range of output load currents [0-200mA] and a $1{\mu}F$ output capacitor and its line regulation and especially load regulation is very small comparing other papers. The PSRR of proposed LDO is -61.16dB at 1 KHz. Also we designed it for several output voltages by using a ladder of resistors, transmission gates and a decoder. Low power consumption is the other superiority of this LDO which is just 1.55mW in full load. The circuit was designed in $0.35{\mu}m$ CMOS process.

무정전 전원장치 효율 향상에 대한 연구 (Efficiency Improvement of Uninterruptible Power Supply Systems)

  • 오홍일;권종원;박용만;오드게럴;김희식
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2006년도 심포지엄 논문집 정보 및 제어부문
    • /
    • pp.288-290
    • /
    • 2006
  • An efficiency improving method for Uninterruptible Power Supply System(UPS) was developed by using OP-AMP based application circuits such as voltage detection device, current detection device and static switch control device. The efficiency improving algorithm was made by mixing the operating concepts of On-Line type UPS with the operating concepts of Off-Line type UPS. The UPS' inverter does not work if the UPS' output load current is not higher than the low load operating current which is about 0-30(%) of the UPS' output load capacity. The low load operating current is adjustable within the half of the UPS' output load capacity. If the UPS' output load current is rising over than the low load operating current, the UPS' inverter starts working and the inverter output power feeds to the loads of UPS. If UPS' input power breaks out while UPS' inverter does not operate because the load current is low, the inverter starts working within 4(ms) with excessive output voltage which is ${\pm}$8(%) of normal UPS' output voltage. Like these. UPS can continuously feeds power to it's load device and reduce power consumptions.

  • PDF

Rail-to-rail 출력을 갖는 1[V] CMOS Operational Amplifiler 설계 및 IC 화에 관한 연구 (A Study on The IC Design of 1[V] CMOS Operational Amplifier with Rail-to-rail Output Ranges)

  • 전동환;손상희
    • 대한전기학회논문지:전력기술부문A
    • /
    • 제48권4호
    • /
    • pp.461-466
    • /
    • 1999
  • A CMOS op amp with rail-to-rail input and output ranges is designed in a one-volt supply. The output stage of the op amp is used in a common source amplifier that operates in sub-threshold region to design a low voltage op amp with rail-to-tail output range. To drive heavy resistor and capacitor loads with rail-to-rail output ranges, a common source amplifier which has a low output resistance is utilized. A bulk-driven differential pair and a bulk-driven folded cascode amplifier are used in the designed op amp to increase input range and achieve 1 V operation. Post layout simulation results show that low frequency gain is about 58 ㏈ and gain bandwidth I MHz. The designed op amp has been fabricated in a 0.8${\mu}{\textrm}{m}$ standard CMOS process. The measured results show that this op amp provides rail-to-rail output range, 56㏈ dc gain with 1 MΩ load and has 0.4 MHz gain-bandwidth with 130 ㎊ and 1 kΩ loads.

  • PDF

측정 잡음을 고려한 저차의 동적출력궤환 제어기 설계 (Low-Order Dynamic Output Feedback Controller Design Against Measurement Noise)

  • 손영익;조남훈;심형보
    • 전기학회논문지
    • /
    • 제56권2호
    • /
    • pp.383-388
    • /
    • 2007
  • This paper considers a low-order dynamic output feedback controller design problem. Since the proposed control law inherently has a low-pass filter property, it can alleviate the mal-effects of the sensor noise without additional filter designs. Frequency domain analysis shows the characteristics of the proposed control law against measurement noise. The effectiveness of the proposed control law is illustrated by numerical simulations with a rotary inverted pendulum and a convey-crane. Using only one integrator the proposed control law has the advantage to the stabilization problem with sensor noise as well as it can successfully replace the measurements of derivative terms in a state feedback control law.

Control and Design of a Arc Power Supply for KSTAR's the Neutral Beam Injection

  • Ryu, Dong-Kyun;Lee, Hee-Jun;Lee, Jung-Hyo;Won, Chung-Yuen
    • Journal of Electrical Engineering and Technology
    • /
    • 제10권1호
    • /
    • pp.216-226
    • /
    • 2015
  • The neutral beam injection generate ultra-high temperature energy in the tokamak of nuclear fusion. The neutral beam injection make up arc power supply, filament power supply and acceleration & deceleration power supply. The arc power supply has characteristics of low voltage and high current. Arc power supply generate arc through constant output of voltage and current. So this paper proposed suitable buck converter for low voltage and high current. The proposed buck converter used parallel switch because it can be increased capacity and decrease conduction loss. When an arc generated, the neutral beam injection chamber occur high voltage. And it will break output capacitor of buck converter. Therefore the output capacitor was removed in the proposed converter. Thus the proposed converter should be designed for the characteristics of low voltage and high current. Also, the arc power supply should be guaranteed for system stability. The proposed parallel buck converter enables the system stability of the divided low output voltage and high current. The proposed converter with constant output be the most important design of the output inductor. In this paper, designed arc power supply verified operation of system and stability through simulation and prototype. After it is applied to the 288[kW] arc power supply for neutral beam injection.

효율적 버퍼 주파수 보상을 통한 LDO 선형 레귤레이터 (LDO Linear Regulator Using Efficient Buffer Frequency Compensation)

  • 최정수;장기창;최중호
    • 대한전자공학회논문지SD
    • /
    • 제48권11호
    • /
    • pp.34-40
    • /
    • 2011
  • 본 논문은 낮은 출력 저항을 버퍼를 사용하여 주파수 보상을 수행한 LDO 선형 레귤레이터에 관한 것이다. 주파수 보상을 위해 제안하는 버퍼는 두 개의 shunt 피드백 루프를 사용하여 출력 저항을 최소화함으로써 이를 통해 LDO 선형 레귤레이터 전체의 부하 및 입력 전압에 따른 레귤레이션 성능을 개선할 수 있고 저전압에서도 낮은 출력 저항을 유지함으로 휴대기기 응용에 있어서도 적합하다. 또한 외부 디지털 제어를 통한 LDO 선형 레귤레이터의 출력 전압을 가변함으로써 외부 MCU와의 인터페이스를 개선하기 위한 기준 전압 제어 기법을 나타내었다. 구현된 LDO 선형 레귤레이터는 2.5V~4.5V의 입력 전압에 대하여 동작하며 최대 300mA의 부하 전류를 0.6~3.3V의 출력 전압에 대하여 제공할 수 있다.

트랩필터를 갖는 NPC멀티레벨 인버터의 LCR필터 차단주파수 설정에 따른 출력특성 분석 (The Output Characteristics Analysis by Cut-off Frequency Set-up of the LCR Filter on NPC Multi-Level Inverter with Trap-Filter)

  • 김수홍;김윤호
    • 전기학회논문지
    • /
    • 제56권5호
    • /
    • pp.892-897
    • /
    • 2007
  • This paper presents the output filter design and the output characteristic analysis by cut-off frequency set up of the LCR filter on NPC multi-level inverter with trap-filter. The single-phase NPC three-level inverter operates at low switching frequency. The proposed LC trap filter is comprised of a conventional LCR output filter, by using LC trap filter the need for high damping resistor and low LC cut-off frequency is eliminated. Also. low damping resistor is increased the output filter system. The multilevel inverter system used NPC type inverter in proper system for high power application and controller is used DSP(TMS320C31). The effectiveness of proposed system confirmed the validity through SPICE simulation and experimental results.

강압 트랜스를 이용하지 않은 3상 저전압 다이오드 정류회로 (Three-phase Low Voltage Diode Rectifier Circuit not using a Step-Down Transformer)

  • 문상필;서기영;이현우;김영문;강욱중
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2001년도 추계학술대회 논문집 전기기기 및 에너지변환시스템부문
    • /
    • pp.215-218
    • /
    • 2001
  • In conventional three-phase rectifiers, it was necessary to use a transformer to obtain low output voltage. In this paper, we propose a new three-phase rectifiers circuit that achieves low voltage by using a very simple circuit configuration that does not have a transformer and does not need any complex control. We also describe the operation principle of the proposed circuit, and derive a theoretical formula for its current waveform. On the basis of this formula it also explores the theoretical input/output current characteristics, theoretical current amplification factor, and theoretical output voltage characteristics of these theoretical values with experimentally obtained input/output current characteristics, current amplification factor, and output voltage characteristics, allowed us to confirm the soundness of our theoretical analyses.

  • PDF

Accuracy Enhancement of Parameter Estimation and Sensorless Algorithms Based on Current Shaping

  • Kim, Jin-Woong;Ha, Jung-Ik
    • Journal of Power Electronics
    • /
    • 제16권1호
    • /
    • pp.1-8
    • /
    • 2016
  • Dead time is typically incorporated in voltage source inverter systems to prevent short circuit cases. However, dead time causes an error between the output voltage and reference voltage. Hence, voltage equation-based algorithms, such as motor parameter estimation and back electromotive force (EMF)-based sensorless algorithms, are prone to estimation errors. Several dead-time compensation methods have been developed to reduce output voltage errors. However, voltage errors are still common in zero current crossing areas, and an effect of the error is much worse in a low speed region. Therefore, employing voltage equation-based algorithms in low speed regions is difficult. This study analyzes the conventional dead-time compensation method and output voltage errors in low speed operation areas. A current shaping method that can reduce output voltage errors is also proposed. Experimental results prove that the proposed method reduces voltage errors and improves the accuracy of the parameter estimation method and the performance of the back EMF-based sensorless algorithm.