• Title/Summary/Keyword: a subtractor

Search Result 17, Processing Time 0.032 seconds

Electrical Characteristics of BLC, MTG Adders Using $2{\mu}m$ CMOS Process ($2{\mu$}$ CMOS 공정을 이용한 BLC, MTG 가산기의 전기적 특성)

  • 이승호;신경욱;이문기
    • Journal of the Korean Institute of Telematics and Electronics
    • /
    • v.27 no.1
    • /
    • pp.59-67
    • /
    • 1990
  • In this paper, BLC adder/subtractor and MTG adder which can be used as a fundamental operation block in VLSI processors are designed, and their structural and electrical characteristics are analyzed and compared. Also, two circuits are fabricated usign 2\ulcorner CMOS process and their time delays for critical paths are measured. For 8 bit binary addition, the measured critical delays for MSB sum of the BLC adder/subtractor are 26 nsec for rising delay and 32nsec for falling. Those for MSB carry out of the MTG adder are 28nsed and 38nsec, respectively. The BLC adder/subtractor has a layout area which is 4 times larger than the MTG adder, and a fast operation speed. On the contrary, the MTG adder has a small layout area and a large time delay.

  • PDF

Performance Analysis of a High-Speed All-Optical Subtractor using a Quantum-Dot Semiconductor Optical Amplifier-Based Mach-Zehnder Interferometer

  • Salehi, Mohammad Reza;Taherian, Seyed Farhad
    • Journal of the Optical Society of Korea
    • /
    • v.18 no.1
    • /
    • pp.65-70
    • /
    • 2014
  • This paper presents the simulation and design of an all-optical subtractor using a quantum-dot semiconductor optical amplifier Mach-Zehnder interferometer (QD-SOA MZI) structure consisting of two cascaded switches, the first of which produces the differential bit. Then the second switch produces the borrow bit by using the output of the first switch and the subtrahend data stream. Simulation results were obtained by solving the rate equations of the QD-SOA. The effects of QD-SOA length, peak power and current density have been investigated. The designed gate can operate at speeds of over 250 Gb/s. The simulation results demonstrate a high extinction ratio and a clear and wide-opening eye diagram.

Expandable Flash-Type CMOS Analog-to-Digital Converter for Sensor Signal Processing

  • Oh, Chang-Woo;Choi, Byoung-Soo;Kim, JinTae;Seo, Sang-Ho;Shin, Jang-Kyoo;Choi, Pyung
    • Journal of Sensor Science and Technology
    • /
    • v.26 no.3
    • /
    • pp.155-159
    • /
    • 2017
  • The analog-to-digital converter (ADC) is an important component in various fields of sensor signal processing. This paper presents an expandable flash analog-to-digital converter (E-flash ADC) for sensor signal processing using a comparator, a subtractor, and a multiplexer (MUX). The E-flash ADC was simulated and designed in $0.35-{\mu}m$ standard complementary metal-oxide semiconductor (CMOS) technology. For operating the E-flash ADC, input voltage is supplied to the inputs of the comparator and subtractor. When the input voltage is lower than the reference voltage, it is outputted through the MUX in its original form. When it is higher than the reference voltage, the reference voltage is subtracted from the input value and the resulting voltage is outputted through the MUX. Operation of the MUX is determined by the output of the comparator. Further, the output of the comparator is a digital code. The E-flash ADC can be expanded easily.

Realization of High Speed All-Optical Half Adder and Half Subtractor Using SOA Based Logic Gates

  • Singh, Simranjit;Kaler, Rajinder Singh;Kaur, Rupinder
    • Journal of the Optical Society of Korea
    • /
    • v.18 no.6
    • /
    • pp.639-645
    • /
    • 2014
  • In this paper, the scheme of a single module for simultaneous operation of all-optical computing circuits, namely half adder and half subtractor, are realized using semiconductor optical amplifier (SOA) based logic gates. Optical XOR gate by employing a SOA based Mach-Zehnder interferometer (MZI) configuration is used to get the sum and difference outputs. A carry signal is generated using a SOA-four wave mixing (FWM) based AND gate, whereas, the borrow is generated by employing the SOA-cross gain modulation (XGM) effect. The obtained results confirm the feasibility of our configuration by proving the good level of quality factor i.e. ~5.5, 9.95 and 12.51 for sum/difference, carry and borrow, respectively at 0 dBm of input power.

High PSRR Low-Dropout(LDO) Regulator (높은 PSRR을 갖는 Low-Dropout(LDO) 레귤레이터)

  • Kim, In-Hye;Roh, Jeong-Jin
    • Journal of IKEEE
    • /
    • v.20 no.3
    • /
    • pp.318-321
    • /
    • 2016
  • As IoT industry are growing fast, The importance of power management system is also being magnified. CMOS High power-supply rejection ratio(PSRR) Low-dropout(LDO) regulator is achieved by the proposed ripple Subtractor, Feed-forward capacitor and OTA in this paper. The LDO is implemented in $0.18-{\mu}m$ CMOS technology. With the proposed structures, in the maximum loading of 40mA, Simulation result achieves PSRR of -73.4dB at 500kHz and PSRR better than -40dB when frequency is below 10MHz with $6.8-{\mu}F$ output capacitor.

Design and MPW Implementation of 3D Graphics Floating Point Ips (3차원 그래픽용 부동 소수점 연산기 IP 설계 및 MPW 구현)

  • Lee, Jung-Woo;Kim, Ki-Chul
    • Proceedings of the IEEK Conference
    • /
    • 2006.06a
    • /
    • pp.987-988
    • /
    • 2006
  • This paper presents a design and MPW implementation of 3D Graphics Floating Point IPs. Designed IPs include adder, subtractor, multiplier, divider, and reciprocal unit. The IPs have pipelined structures. The IPs meet the accuracy required in OpenGL ES. The operation frequency of the IPs is 100MHz. The IPs can be efficiently used in 3D graphics accelerators.

  • PDF

Design and Reliability Analysis of Frequency Locked Loop Circuit with Symmetric Structure (대칭적 구조를 가진 주파수 고정 루프 회로의 설계 및 신뢰성 분석)

  • Choi, Jin-Ho
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.18 no.12
    • /
    • pp.2933-2938
    • /
    • 2014
  • In this paper, the FLL(Frequency Locked Loop) circuit using current conveyor circuit is designed by $0.35{\mu}m$ CMOS process. The FLL circuit is built in a frequency divider, a frequency-to-voltage converter, a voltage subtractor and a oscillator and the circuit blocks have a symmetric structure to improve a reliability characteristics with a process variation. From the simulation results, the variation rate of output frequency is about less than ${\pm}1%$ when the channel length, channel width, resistance and capacitance are varied ${\pm}5%$.

A comparison of subtracted images from dental subtraction programs (디지털공제프로그램간의 디지털공제영상 비교)

  • Han Won-Jeong
    • Imaging Science in Dentistry
    • /
    • v.32 no.3
    • /
    • pp.147-151
    • /
    • 2002
  • Purpose: To compare the standard deviation of gray levels on digital subtracted images obtained by different dental subtraction programs. Materials and Methods: Paired periapical films were taken at the lower premolar and molar areas of the phantoms involving human mandible. The bite registration group used Rinn XCP equipment and bite registration material, based on polyvinyl siloxane, for standardization. The no bite registration group used only Rinn XCP equipment. The periapical film images were digitized at 1200 dpi resolution and 256 gray levels by a flat bed scanner with transparency unit. Dental digital subtraction programs used for this study were Subtractor (Biomedisys Co., Korea) and Emago (Oral Diagnostic Systems, The Netherlands). To measure the similarities between the subtracted images, the standard deviations of the gray levels were obtained using a histogram of subtracted images, which were then analyzed statistically. Results: Subtracted images obtained by using the Emago program without manual selection of corresponding points showed the lowest standard deviation of gray levels (p<0.01). And the standard deviation of gray levels was lower in subtracted images in the group of a bite registration than in the group of no use of bite registration (p < 0.01). Conclusion: Digital radiographic subtraction without manual selection of reference points was found to be a convenient and superior method.

  • PDF

A Study on High Performances Floating Point Unit (고성능 부동 소수점 연산기에 대한 연구)

  • Park, Woo-Chan;Han, Tack-Don
    • The Transactions of the Korea Information Processing Society
    • /
    • v.4 no.11
    • /
    • pp.2861-2873
    • /
    • 1997
  • An FPU(Floating Point unit) is the principle component in high performance computer and is placed on a chip together with main processing unit recently. As a Processing speed of the FPU is accelerated, the rounding stage, which occupies one of the floating point Processing steps for floating point operations, has a considerable effect on overall floating point operations. In this paper, by studying and analyzing the processing flows of the conventional floating point adder/subtractor, multipler and divider, which are main component of the FPU, efficient rounding mechanisms are presented. Proposed mechanisms do not require any additional execution time and any high speed adder for rounding operation. Thus, performance improvement and cost-effective design can be achieved by this approach.

  • PDF

A Study on Policing Mechanism in ATM Network using Fuzzy Control (퍼지 제어를 이용한 ATM망에서 PM에 관한 연구)

  • 신관철;박세준;양태규
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.5 no.5
    • /
    • pp.931-940
    • /
    • 2001
  • In this paper, I propose Fuzzy Policing Mechanism(FPM) over ATM networks for the control of traffic which is unpredictable and bursty source. The FPM is consist of counter, subtracter and Fuzzy Logic Controller(FLC). The FLC is divided to fuzzifier, inference engine and defuzzifer The output of FLC inputs to the subtractor and it controls the counter. The counter works as a switch in transmission of cells. In simulation, I compared the FPM with the Leaky Bucket algorithm(LBM) in cell loss probability and performance characteristics. As a result, FPM gives lower cell loss probability than that of LBM and has good response behavior The FPM efficiently controls the transmission of packets which are variable traffic source and, it also has good selectivity.

  • PDF