• Title/Summary/Keyword: ULSI

Search Result 200, Processing Time 0.024 seconds

Preparation and properties of BST (Barium Strontium Titanate) thin films for the capacitor dielectrics of ULSI DRAM's (ULSI DRAM의 capacitor 절연막용 BST(Barium Strontium Titanate)박막의 제작과 특성에 관한 연구)

  • 류정선;강성준;윤영섭
    • Electrical & Electronic Materials
    • /
    • v.9 no.4
    • /
    • pp.336-343
    • /
    • 1996
  • We have studied the preparation and the properties of $Ba_{1-x}$Sr$_{x}$TiO$_{3}$(BST) thin films by using the sol-gel method. Through the comparison of the effects of various solvents and additives in making solutions, we establish the production method of the stable solution which generates the high quality of BST film. We also set up the heat-treatment conditions for depositing the BST thin film through the TGA and XRD analyses. Through the comparison of the surface conditions of BST films deposited on Pt/Ta/SiO$_{2}$/Si and Pt/Ti/SiO$_{2}$/Si substrates, we find that Ta is more efficient diffusion barrier of Si than Ti so that Ta layer prevents the formation of hillocks. We fabricate the planar type capacitor and measure the dielectric properties of the BST thin film deposited on the Pt/Ta/SiO$_{2}$/Si substrate. Dielectric constant and dielectric loss tangent at 1V, 10kHz, and leakage current density at 3V of the BST thin film are 339, 0.052 and 13.3.mu.A/cm$^{2}$, respectively.ely.

  • PDF

Consumable Approaches of Polysilicon MEMS CMP

  • Park, Sung-Min;Jeong, Suk-Hoon;Jeong, Moon-Ki;Park, Boum-Young;Jeong, Hae-Do;Kim, Hyoung-Jae
    • Transactions on Electrical and Electronic Materials
    • /
    • v.7 no.4
    • /
    • pp.157-162
    • /
    • 2006
  • Chemical-mechanical polishing (CMP), one of the dominant technology for ULSI planarization, is used to flatten the micro electro-mechanical systems (MEMS) structures. The objective of this paper is to achieve good planarization of the deposited film and to improve deposition efficiency of subsequent layer structures by using surface-micromachining process in MEMS technology. Planarization characteristic of poly-Si film deposited on thin oxide layer with MEMS structures is evaluated with different slurries. Patterns used for this research have shapes of square, density, line, hole, pillar, and micro engine part. Advantages of CMP process for MEMS structures are observed respectively by using the test patterns with structures larger than 1 urn line width. Preliminary tests for material selectivity of poly-Si and oxide are conducted with two types of silica slurries: $ILD1300^{TM}\;and\;Nalco2371^{TM}$. And then, the experiments were conducted based on the pretest. A selectivity and pH adjustment of slurry affected largely step heights of MEMS structures. These results would be anticipated as an important bridge stone to manufacture MEMS CMP slurry.

Effect of gas composition on the characteristics of a-C:F thin films for use as low dielectric constant ILD (가스 조성이 저유전상수 a-C:F 층간절연막의 특성에 미치는 영향)

  • 박정원;양성훈;이석형;손세일;오경희;박종완
    • Journal of the Korean Vacuum Society
    • /
    • v.7 no.4
    • /
    • pp.368-373
    • /
    • 1998
  • As device dimensions approach submicrometer size in ULSI, the demand for interlayer dielectric materials with very low dielectric constant is increased to solve problems of RC delay caused by increase in parasitic resistance and capacitance in multilevel interconnectins. Fluorinated amorphous carbon in one of the promising materials in ULSI for the interlayer dielectric films with low dielectric constant. However, poor thermal stability and adhesion with Si substrates have inhibited its use. Recently, amorphous hydrogenated carbon (a-C:H) film as a buffer layer between the Si substrate and a-C:F has been introduced because it improves the adhesion with Si substrate. In this study, therfore, a-C:F/a-C:H films were deposited on p-type Si(100) by ECRCVD from $C_2F_6, CH_4$and $H_2$gas source and investigated the effect of forward power and composition on the thickness, chemical bonding state, dielectric constant, surface morphology and roughness of a-C:F films as an interlayer dielectric for ULSI. SEM, FT-IR, XPS, C-V meter and AFM were used for determination of each properties. The dielectric constant in the a-C:F/a-C:H films were found to decrease with increasing fluorine content. However, the dielectric constant increased after furnace annealing in $N_2$atomosphere at $400^{\circ}C$ for 1hour due to decreasing of flurorine content. However, the dielectric constant increased after furnace annealing in $N_2$atmosphere at $400^{\circ}C$ for 1hour due to decreasing of fluorine concentration.

  • PDF

The interference effect of electronic waves(EWIE) in the ultra thin dielectric/silicon interface (초박막 유전체/실리콘 계면에서의 전자파 간섭 효과)

  • 강정진;김계국;이종악
    • Electrical & Electronic Materials
    • /
    • v.4 no.1
    • /
    • pp.38-44
    • /
    • 1991
  • 본 연구는 전기로에 의한 열 산화법에 의해 SiO$_{2}$(88[.angs.])와 ONO(89[.angs.])를 성장시켜 MIS capacitor를 제작한 후, 초 박막 유전체/실리콘 계면에서 전자파 간섭 효과를 실험적으로 비교 검토한 것이다. EWIE현상의 결과로서 첫째. 저 전계영역에 비해 고 전계영역에서 우세하며 둘째. SiO$_{2}$에 비해 ONO가 약하게 나타난다. 그러므로 ONO가 SiO$_{2}$보다 열 전송자 효과에 대한 저항성이 우수함을 알 수 있고 ULSI급의 게이트 절연막으로서의 실용가능성을 확인하였다.

  • PDF

Metalorganic Chemical Vapor Deposition of Aluminum Thin Film for ULSI Using Dimethylethylamine Alane(DMEAA) (DMEAA를 이용한 초고집적 회로용 알루미늄 박막의 제조)

  • 이기호;김병엽;이시우
    • Journal of the Korean Vacuum Society
    • /
    • v.4 no.S1
    • /
    • pp.81-86
    • /
    • 1995
  • Aluminum has been deposited selectively on TiN surfaces in the presence of Si, SiO2 from Dimethyethylamine Alane(DMEAA). The film properties of the deopsited AI film were determined by various methods(SEM, Auger, UV-photospectrometer, Four point-probe, XRD). The effect of in-situ H2 plasma precleaning was studied. The effect of gap distance, pressure and temperature on the properties(crystallinity, resistance, grain size, morphology) of AI film and on the growth rates was investigated. It was found that the plasma precleaning promotes the growth rate and there exists optimum thmperature for maximum growth rate.

  • PDF

Study of Improvement of Gate Oxide Quality by Using an Advanced, $TiSi_2$ process & STI (새로운 $TiSi_2$ 형성방법과 STI를 이용한 초박막 게이트 산화막의 특성 개선 연구)

  • 엄금용;오환술
    • Proceedings of the IEEK Conference
    • /
    • 2000.11b
    • /
    • pp.41-44
    • /
    • 2000
  • Ultra large scale integrated circuit(ULSI) & complementary metal oxide semiconductor(CMOS) circuits require gate electrode materials such as meta] silicides, titanium-silicide for gate oxides. Many previous authors have researched the improvements sub-micron gate oxide quality. However, little has been done on the electrical quality and reliability of ultra thin gates. In this research, we recommend novel shallow trench isolation structure and two step TiSi$_{2}$ formation for sub 0.1${\mu}{\textrm}{m}$ gate oxide.

  • PDF

Characteristics of electromigration in Cu thin films deposited by MOCVD method (MOCVD 방식으로 증착한 Cu 박막의 Electromigration 특성)

  • 이정환;이원석;이종현;최시영
    • Proceedings of the IEEK Conference
    • /
    • 1999.06a
    • /
    • pp.279-282
    • /
    • 1999
  • Acceleration in integration density and speed performance of ULSI circuits require miniaturization of CMOS and interconnections as well as higher current density capabilities for transistors. A leading candidate to substitute A1-alloy is Cu, which has lower resistivity and higher melting point. So we can expect much higher electromigration resistance. In this paper, we are going to explain the major features of EM for MOCVD Cu according to variant conditions. We compared the life time and activation energy of MOCVD Cu with those of E-beam Cu and Al in The same conditions.

  • PDF

Process-Structure-Property Relationship and its Impact on Microelectronics Device Reliability and Failure Mechanism

  • Tung, Chih-Hang
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.3 no.3
    • /
    • pp.107-113
    • /
    • 2003
  • Microelectronics device performance and its reliability are directly related to and controlled by its constituent materials and their microstructure. Specific processes used to form and shape the materials microstructure need to be controlled in order to achieve the ultimate device performance. Examples of front-end and back-end ULSI processes, packaging process, and novel optical storage materials are given to illustrate such process-structure-property-reliability relationship. As more novel materials are introduced to meet the new requirements for device shrinkage, such under-standing is indispensable for future generation process development and reliability assessment.

ROLE OF MEMBRANE MODULES IN ULTRAPURE WATER SYSTEM FOR THE CURRENT SEMICONDUCTORS INDUSTRIES

  • Iwahori, Hiroshi
    • Proceedings of the Membrane Society of Korea Conference
    • /
    • 1991.10a
    • /
    • pp.17-26
    • /
    • 1991
  • It can be said that the current ULSI technology has been supported and/or accomplished by a major challenge to the clean room environment and the ultrapure water equipment manufacturers as to contamination control. The required improvement in ultrapure water quality, which is shown in Figure 1, would not have been possible without significant improvements in membrane performance and enhancements in analytical capabilities.

  • PDF

초고집적 기억소자의 패키지 전망

  • Lee, Jae-Jin;Kim, Jeong-Deok
    • Electronics and Telecommunications Trends
    • /
    • v.4 no.2
    • /
    • pp.110-123
    • /
    • 1989
  • ULSI는 대용량화, 고밀도화, 저소비전력화 및 고속 다기능화로 기술발전이 이루어 지고 있다. 기술추세에 의하면 90년 후반에 16MDRAM이 개발될 것으로 보인다. 여기에서 16MDRAM의 예상되는 패키지 형태를 알아본 결과 소비전력 50mW, 칩면적 $120mm^2$에 대응하는 SOJ형이 주로 쓰일것이며 재료로는 세라믹이 유망하다.