• Title/Summary/Keyword: Sub-threshold Swing

Search Result 43, Processing Time 0.035 seconds

Evaluation of Electrical Properties of IZO Thin-Film with UV Post-Annealing Treatment Time (IZO 박막 트랜지스터의 UV를 이용한 후열처리 조사 시간에 따른 전기적 특성 평가)

  • Lee, Jae-Yun;Kim, Han-Sang;Kim, Sung-Jin
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.33 no.2
    • /
    • pp.93-98
    • /
    • 2020
  • We investigated the effect of a post-annealing process using ultraviolet (UV) light on the electrical properties of solution-processed InZnO (IZO) thin-film transistors (TFTs). UV light was irradiated on IZO TFTs for different time periods of 0s, 30s, and 90s. We measured transfer and retention stability curves to evaluate the performance of the fabricated TFTs. In addition, we measured height, amplitude, and phase AFM images to analyze changes in the surface and morphology of the devices. AFM measurements were performed by setting the drive amplitude of the cantilever tip to 47.9 mV in tapping mode, then dividing the device surface into 500 nm × 500 nm. In the case of IZO TFT irradiated with UV for 30s, the electron mobility and Ion/Ioff ratio were improved, the threshold voltage was reduced by approximately 2 V, and the subthreshold swing also decreased form 1.34 V/dec to 1.11 V/dec.

Analog Performance Analysis of Self-cascode Structure with Native-Vth MOSFETs (Native-Vth MOSFET을 이용한 셀프-캐스코드 구조의 아날로그 성능 분석)

  • Lee, Dae-Hwan;Baek, Ki-Ju;Ha, Ji-Hoon;Na, Kee-Yeol;Kim, Yeong-Seuk
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.26 no.8
    • /
    • pp.575-581
    • /
    • 2013
  • The self-cascode (SC) structure has low output voltage swing and high output resistance. In order to implement a simple and better SC structure, the native-$V_{th}$ MOSFETs which has low threshold voltage($V_{th}$) is applied. The proposed SC structure is designed using a qualified industry standard $0.18-{\mu}m$ CMOS technology. Measurement results show that the proposed SC structure has higher transconductance as well as output resistance than single MOSFET. In addition, analog building blocks (e.g. current mirror, basic amplifier circuits) with the proposed SC structure are investigated using by Cadence Spectre simulator. Simulation results show improved electrical performances.

Modeling of Nano-scale FET(Field Effect Transistor : FinFET) (나노-스케일 전계 효과 트랜지스터 모델링 연구 : FinFET)

  • Kim, Ki-Dong;Kwon, Oh-Seob;Seo, Ji-Hyun;Won, Tae-Young
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.41 no.6
    • /
    • pp.1-7
    • /
    • 2004
  • We performed two-dimensional (20) computer-based modeling and simulation of FinFET by solving the coupled Poisson-Schrodinger equations quantum-mechanically in a self-consistent manner. The simulation results are carefully investigated for FinFET with gate length(Lg) varying from 10 to 80nm and with a Si-fin thickness($T_{fin}$) varying from 10 to 40nm. Current-voltage (I-V) characteristics are compared with the experimental data. Device optimization has been performed in order to suppress the short-channel effects (SCEs) including the sub-threshold swing, threshold voltage roll-off, drain induced barrier lowering (DIBL). The quantum-mechanical simulation is compared with the classical appmach in order to understand the influence of the electron confinement effect. Simulation results indicated that the FinFET is a promising structure to suppress the SCEs and the quantum-mechanical simulation is essential for applying nano-scale device structure.

Leakage-Suppressed SRAM with Dynamic Power Saving Scheme for Future Sub-70-nm CMOS Technology (70-nm 이하 급 초미세 CMOS 공정에서의 누설 전류 및 동적 전류 소비 억제 내장형 SRAM 설계)

  • CHOI Hun-Dae;CHOI Hyun Young;KIM Dong Myeong;KIM Daejeong;MIN Kyeung-Sik
    • Proceedings of the IEEK Conference
    • /
    • 2004.06b
    • /
    • pp.343-346
    • /
    • 2004
  • This paper proposes a leakage-suppressed SRAM with dynamic power saying scheme for the future leakage-dominant sub-70-nm technology. By dynamically controlling the common source-line voltage ($V_{SL}$) of sleep cells, the sub-threshold leakage through these sleep cells can be reduced to be 1/10-1/100 due to the reverse body-bias effect, dram-induced barrier lowering (DIBL) and negative $V_{GS}$ effects. Moreover, the bit-ling leakage which mar introduce a fault during the read operation can be completely eliminated in this new SRAM. The dynamic $V_{SL}$ control can also reduce the bit-line swing during the write so that the dynamic power in write can be reduced. This new SRAM was fabricated in 0.35-${\mu}m$ CMOS process and more than $30\%$ of dynamic power saying is experimentally verified in the measurement. The leakage suppression scheme is expected to be able to reduce more than $90\%$ of total SRAM power in the future leakage-dominant 70-nm process.

  • PDF

Fabrication of Multi-Fin-Gate GaN HEMTs Using Honeycomb Shaped Nano-Channel (벌집구조의 나노채널을 이용한 다중 Fin-Gate GaN 기반 HEMTs의 제조 공정)

  • Kim, Jeong Jin;Lim, Jong Won;Kang, Dong Min;Bae, Sung Bum;Cha, Ho Young;Yang, Jeon Wook;Lee, Hyeong Seok
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.33 no.1
    • /
    • pp.16-20
    • /
    • 2020
  • In this study, a patterning method using self-aligned nanostructures was introduced to fabricate GaN-based fin-gate HEMTs with normally-off operation, as opposed to high-cost, low-productivity e-beam lithography. The honeycomb-shaped fin-gate channel width is approximately 40~50 nm, which is manufactured with a fine width using a proposed method to obtain sufficient fringing field effect. As a result, the threshold voltage of the fabricated device is 0.6 V, and the maximum normalized drain current and transconductance of Gm are 136.4 mA/mm and 99.4 mS/mm, respectively. The fabricated devices exhibit a smaller sub-threshold swing and higher Gm peak compared to conventional planar devices, due to the fin structure of the honeycomb channel.

Photofield-Effect in Amorphous InGaZnO TFTs

  • Fung, Tze-Ching;Chuang, Chiao-Shun;Mullins, Barry G.;Nomura, Kenji;Kamiya, Toshio;Shieh, Han-Ping David;Hosono, Hideo;Kanicki, Jerzy
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2008.10a
    • /
    • pp.1208-1211
    • /
    • 2008
  • We study the amorphous In-Ga-Zn-O thin-film transistors (TFTs) properties under monochromatic illumination ($\lambda=420nm$) with different intensity. TFT off-state drain current ($I_{DS_off}$) was found to increase with the light intensity while field effect mobility ($\mu_{eff}$) is almost unchanged; only small change was observed for sub-threshold swing (S). Due to photo-generated charge trapping, a negative threshold voltage ($V_{th}$) shift is also observed. The photofield-effect analysis suggests a highly efficient UV photocurrent conversion in a-IGZO TFT. Finally, a-IGZO mid-gap density-of-states (DOS) was extracted and is more than an order lower than reported value for a-Si:H, which can explain a good switching properties of the a-IGZO TFTs.

  • PDF

The Electrical Characteristics of Low-Temperature Poly-Si Thin-Film Transistors by Different Crystallization Methods

  • Kim, Mun-Su;Jang, Gyeong-Su;Lee, Jun-Sin
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2014.02a
    • /
    • pp.287.1-287.1
    • /
    • 2014
  • 본 연구에서는 현재 디스플레이에서 가장 널리 이용되는 저온 polycrystalline silicon (poly-Si)의 결정화 방법에 따른 thin-film transistor (TFT)의 전기적 특성을 분석하였다. 분석에 이용된 결정화 방식은 Excimer Laser Annealing (ELA)와 Metal Induced Crystallization (MIC)이다. ELA와 MIC TFTs의 전기적 특성 측정을 통한 분석결과 ELA와 MIC poly-Si TFTs의 전기적 특성 [field-effect mobility (${\mu}_{FE}$), on/off current ratio ($I_{ON}/I_{OFF}$), sub-threshold swing (SS)]은 큰 차이는 없지만, ELA를 이용한 poly-Si TFT의 전기적 특성이 조금 우수하다. 하지만, MIC poly-Si TFT의 경우 threshold voltage ($V_{TH}$)가 0V에 보다 가까울 뿐만 아니라, 전기적 스트레스를 통한 신뢰성 확인 시 ELA poly-Si TFT보다 조금 더 안정적이다. 이는 ELA의 경우 좁은 면에 선형 레이저 빔으로 조사하면서 생기는 hill-lock의 영향으로 표면이 거칠고 균일하지 못하여 바이어스 인가시 생기는 문제이다. 또한 MIC는 금속 촉매를 이용해 결정립 경계를 확장하고 결정 크기를 키워 대면적화에 유리하다. Thermal Stress에서는 (from 293K to 373K) TFT에 점차 높은 온도를 가하자 MIC poly-Si TFT의 경우 off 상태에서 누설 전류 값이 증가하며 열에 민감한 반응을 보이는 것을 확인하였다.

  • PDF

Effective Positive Bias Recovery for Negative Bias Stressed sol-gel IGZO Thin-film Transistors (음 바이어스 스트레스를 받은 졸-겔 IGZO 박막 트랜지스터를 위한 효과적 양 바이어스 회복)

  • Kim, Do-Kyung;Bae, Jin-Hyuk
    • Journal of Sensor Science and Technology
    • /
    • v.28 no.5
    • /
    • pp.329-333
    • /
    • 2019
  • Solution-processed oxide thin-film transistors (TFTs) have garnered great attention, owing to their many advantages, such as low-cost, large area available for fabrication, mechanical flexibility, and optical transparency. Negative bias stress (NBS)-induced instability of sol-gel IGZO TFTs is one of the biggest concerns arising in practical applications. Thus, understanding the bias stress effect on the electrical properties of sol-gel IGZO TFTs and proposing an effective recovery method for negative bias stressed TFTs is required. In this study, we investigated the variation of transfer characteristics and the corresponding electrical parameters of sol-gel IGZO TFTs caused by NBS and positive bias recovery (PBR). Furthermore, we proposed an effective PBR method for the recovery of negative bias stressed sol-gel IGZO TFTs. The threshold voltage and field-effect mobility were affected by NBS and PBR, while current on/off ratio and sub-threshold swing were not significantly affected. The transfer characteristic of negative bias stressed IGZO TFTs increased in the positive direction after applying PBR with a negative drain voltage, compared to PBR with a positive drain voltage or a drain voltage of 0 V. These results are expected to contribute to the reduction of recovery time of negative bias stressed sol-gel IGZO TFTs.

Poly-Si TFT Fabricated at 170$^{\circ}C$ Using ICP-CVD and Excimer Laser Annealing for Plastic Substrates

  • Han, Sang-Myeon;Shin, Moon-Young;Park, Hyun-Joong;Lee, Hye-Jin;Han, Min-Koo
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2004.08a
    • /
    • pp.1003-1006
    • /
    • 2004
  • We have fabricated poly-Si TFTs at 170$^{\circ}C$ using inductively coupled plasma chemical vapor deposition (ICP-CVD) and excimer laser annealing (ELA). A Poly-Si film with large grains exceeding 5000${\AA}$ and a $SiO_2$ film with high breakdown field are deposited by ICP-CVD. A high mobility exceeding 100$cm^2$/Vs with a low sub-threshold swing of 0.76V/dec was obtained.

  • PDF

Control of Short-Channel Effects in Nano DG MOSFET Using Gaussian-Channel Doping Profile

  • Charmi, Morteza
    • Transactions on Electrical and Electronic Materials
    • /
    • v.17 no.5
    • /
    • pp.270-274
    • /
    • 2016
  • This article investigates the use of the Gaussian-channel doping profile for the control of the short-channel effects in the double-gate MOSFET whereby a two-dimensional (2D) quantum simulation was used. The simulations were completed through a self-consistent solving of the 2D Poisson equation and the Schrodinger equation within the non-equilibrium Green’s function (NEGF) formalism. The impacts of the p-type-channel Gaussian-doping profile parameters such as the peak doping concentration and the straggle parameter were studied in terms of the drain current, on-current, off-current, sub-threshold swing (SS), and drain-induced barrier lowering (DIBL). The simulation results show that the short-channel effects were improved in correspondence with incremental changes of the straggle parameter and the peak doping concentration.