• 제목/요약/키워드: Silicon thin

검색결과 1,697건 처리시간 0.027초

SOI 웨이퍼를 이용한 Top emission 방식 AMOLEDs의 스위칭 소자용 단결정 실리콘 트랜지스터 (Single Crystal Silicon Thin Film Transistor using 501 Wafer for the Switching Device of Top Emission Type AMOLEDs)

  • 장재원;김훈;신경식;김재경;주병권
    • 한국전기전자재료학회논문지
    • /
    • 제16권4호
    • /
    • pp.292-297
    • /
    • 2003
  • We fabricated a single crystal silicon thin film transistor for active matrix organic light emitting displays(AMOLEDs) using silicon on insulator wafer (SOI wafer). Poly crystal silicon thin film transistor(poly-Si TFT) Is actively researched and developed nowsdays for a pixel switching devices of AMOLEDs. However, poly-Si TFT has some disadvantages such as high off-state leakage currents and low field-effect mobility due to a trap of grain boundary in active channel. While single crystal silicon TFT has many advantages such as high field effect mobility, low off-state leakage currents, low power consumption because of the low threshold voltage and simultaneous integration of driving ICs on a substrate. In our experiment, we compared the property of poly-Si TFT with that of SOI TFT. Poly-Si TFT exhibited a field effect mobility of 34 $\textrm{cm}^2$/Vs, an off-state leakage current of about l${\times}$10$\^$-9/ A at the gate voltage of 10 V, a subthreshold slope of 0.5 V/dec and on/off ratio of 10$\^$-4/, a threshold voltage of 7.8 V. Otherwise, single crystal silicon TFT on SOI wafer exhibited a field effect mobility of 750 $\textrm{cm}^2$/Vs, an off-state leakage current of about 1${\times}$10$\^$-10/ A at the gate voltage of 10 V, a subthreshold slope of 0.59 V/dec and on/off ratio of 10$\^$7/, a threshold voltage of 6.75 V. So, we observed that the properties of single crystal silicon TFT using SOI wafer are better than those of Poly Si TFT. For the pixel driver in AMOLEDs, the best suitable pixel driver is single crystal silicon TFT using SOI wafer.

Bragg 구조를 갖는 Polystyrene 박막필름의 제조방법과그들의 광학적 특성 조사 (Preparation of Polystyrene Thin Films Containing Bragg Structure and Investigation of Their Photonic Characteristics)

  • 조성동
    • 통합자연과학논문집
    • /
    • 제3권3호
    • /
    • pp.138-142
    • /
    • 2010
  • Polystyrene thin films containing Bragg structures have been successfully obtained by the removal of DBR porous silicon films from the DBR structured porous silicon/polystyrene composite film in HF/$H_2O$ mixture solution and by replicating the nano-structures of porous silicon containing Bragg structure. Polystyrene thin films containing Bragg structures displayed unique optical reflection resonances in optical reflection spectrum. This optical reflection band was resulted from the interference of reflection wavelength at Bragg structure of polystyrene thin films. The wavelength of reflection resonances could be modified by the change of Bragg structure of the master. Polystyrene thin films containing Bragg structures were flexible and maintained their optical characteristics upon bending. The Polystyrene thin films replicate the photonic features and the nanostructure of the master.

Ultra Thin 실리콘 웨이퍼를 이용한 RF-MEMS 소자의 웨이퍼 레벨 패키징 (Wafer Level Packaging of RF-MEMS Devices with Vertical feed-through)

  • 김용국;박윤권;김재경;주병권
    • 한국전기전자재료학회논문지
    • /
    • 제16권12S호
    • /
    • pp.1237-1241
    • /
    • 2003
  • In this paper, we report a novel RF-MEMS packaging technology with lightweight, small size, and short electric path length. To achieve this goal, we used the ultra thin silicon substrate as a packaging substrate. The via holes lot vortical feed-through were fabricated on the thin silicon wafer by wet chemical processing. Then, via holes were filled and micro-bumps were fabricated by electroplating. The packaged RF device has a reflection loss under 22 〔㏈〕 and a insertion loss of -0.04∼-0.08 〔㏈〕. These measurements show that we could package the RF device without loss and interference by using the vertical feed-through. Specially, with the ultra thin silicon wafer we can realize of a device package that has low-cost, lightweight and small size. Also, we can extend a 3-D packaging structure by stacking assembled thin packages.

C-축 배향된 ZnO 박막을 이용하여 제작한 압전형 마이크로 스피커의 특성 평가 (Characterization of Piezoelectric Microspeaker Fabricated with C-axis Oriented ZnO Thin Film)

  • 이승환;서경원;유금표;권순용
    • 한국전기전자재료학회논문지
    • /
    • 제19권6호
    • /
    • pp.531-537
    • /
    • 2006
  • A micromachined piezoelectric microspeaker was fabricated with a highly c-axis oriented ZnO thin film on a silicon-nitride film having compressive residual stress. When it was measured 3 mm away from the microspeaker in open field, the largest sound pressure level produced by the fabricated microspeaker was about 91 dB at around 2.9 kHz for the applied voltage of $6\;V_{peak-to-peak}$. The key technologies to these successful results were as follows: (1) the usage of a wrinkled diaphragm caused by the high compressive residual stress of silicon-nitride thin film, (2) the usage of the highly c-axis oriented ZnO thin film.

Non Leaky Conductor-Backed CPW Based on Thin Film Polyimide on CMOS-grade Silicon for Ku-band Application

  • Lee, Sang-No;Lee, Joon-Ik;Yook, Jong-Gwan;Kim, Yong-Jun
    • KIEE International Transactions on Electrophysics and Applications
    • /
    • 제4C권4호
    • /
    • pp.165-169
    • /
    • 2004
  • This paper reports a miniaturized conductor-backed CPW (CBCPW) bandpass filter based on a thin film polyimide layer coated on CMOS-grade silicon. With a 20 ${\mu}{\textrm}{m}$-thick polyimide interface layer and back metallization on the CMOS-grade silicon, the interaction of electromagnetic fields with the lossy silicon substrate has been isolated, and as a result a low-loss and low-dispersive CBCPW line has been obtained. Measured attenuation constant at 20 GHz is below 1.2 ㏈/cm, which is compatible with the CPW on GaAs. In addition, by using the proposed CBCPW geometry, miniaturized BPF for Ku band application is designed and its measured frequency response shows excellent agreement with the predicted value with validating the performances of the proposed CBCPW geometry for RFIC interconnects and filter applications.

Structural Effect on Backlight Induced-leakage Current in Amorphous Silicon Thin Film Transistor

  • Kim, Sho-Yeon;Kim, Tae-Hyun;Jeon, Jae-Hong;Choe, Hee-Hwan;Lee, Kang-Woong;Seo, Jong-Hyun
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2007년도 7th International Meeting on Information Display 제7권2호
    • /
    • pp.1308-1311
    • /
    • 2007
  • Leakage current produced by backside illumination on bottom-gated amorphous silicon thin film transistor has been investigated. The experimental results show that the leakage current of bottomgated structure is significantly dependent on the shape of amorphous silicon pattern. A proper design of amorphous silicon pattern has been suggested in viewpoint of reducing the leakage current as well as mass production.

  • PDF

다공성실리콘 위의 탄화규소 박막의 증착 및 발광특성 (Deposition and Photoluminescence Characteristics of Silicon Carbide Thin Films on Porous Silicon)

  • 전희준;최두진;장수경;심은덕
    • 한국세라믹학회지
    • /
    • 제35권5호
    • /
    • pp.486-492
    • /
    • 1998
  • Silicon carbide (SiC) thin films were deposited on the porous silicon substrates by chemical vapour de-position(CVD) using MTS as a source material. The deposited films were ${\beta}$-SiC with poor crystallity con-firmed by XRD measurement. It was considered that the films showed the mixed characteistics of cry-stalline and amorphous SiC where amorphous SiC where amorphous SiC played a role of buffer layer in interface between as-dep films and Si substrate. The buffer layer reduced lattice mismatch to some extent the generally occurs when SiC films are deposited on Si. The low temperature (10K) PL (phtoluminescence) studies showed two broad bands with peaks at 600 and 720 for the films deposited at 1100$^{\circ}C$ The maximum PL peak of the crystalline SiC was observed at 600 nm and the amrophous SiC of 720 nm was also confirmed. PL peak due the amorphous SiC was smaller than that of the crystalline SiC, PL of porous Si might be disapperared due to densification during heat treatment.

  • PDF

Characteristics of Trap in the Thin Silicon Oxides with Nano Structure

  • Kang, C.S.
    • Transactions on Electrical and Electronic Materials
    • /
    • 제4권6호
    • /
    • pp.32-37
    • /
    • 2003
  • In this paper, the trap characteristics of thin silicon oxides is investigated in the ULSI implementation with nano structure transistors. The stress and transient currents associated with the on and off time of applied voltage were used to measure the distribution of high voltage stress induced traps in thin silicon oxide films. The stress and transient currents were due to the charging and discharging of traps generated by high stress voltage in the silicon oxides. The transient current was caused by the tunnel charging and discharging of the stress generated traps nearby two interfaces. The stress induced leakage current will affect data retention in electrically erasable programmable read only memories. The oxide current for the thickness dependence of stress current, transient current, and stress induced leakage currents has been measured in oxides with thicknesses between 113.4nm and 814nm, which have the gate area 10$\^$-3/ $\textrm{cm}^2$. The stress induced leakage currents will affect data retention, and the stress current and transient current is used to estimate to fundamental limitations on oxide thicknesses.

열선 CVD법으로 증착된 비정질 실리콘 박막과 결정질 실리콘 기판 계면의 passivation 특성 분석 (Interface Passivation Properties of Crystalline Silicon Wafer Using Hydrogenated Amorphous Silicon Thin Film by Hot-Wire CVD)

  • 김찬석;정대영;송준용;박상현;조준식;윤경훈;송진수;김동환;이준신;이정철
    • 한국신재생에너지학회:학술대회논문집
    • /
    • 한국신재생에너지학회 2009년도 춘계학술대회 논문집
    • /
    • pp.172-175
    • /
    • 2009
  • n-type crystalline silicon wafers were passivated with intrinsic a-Si:H thin films on both sides using HWCVD. Minority carrier lifetime measurement was used to verify interface passivation properties between a-Si:H thin film and crystalline Si wafer. Thin film interface characteristics were investigated depending on $H_2/SiH_4$ ratio and hot wire deposition temperature. Vacuum annealing were processed after deposition a-Si:H thin films on both sides to investigate thermal effects from post process steps. We noticed the effect of interface passivation properties according to $H_2/SiH_4$ ratio and hot wire deposition temperature, and we had maximum point of minority carrier lifetime at H2/SiH4 10 ratio and $1600^{\circ}C$ wire temperature.

  • PDF

PECVD 방법으로 증착한 Si박막의 SPC 성장 (SPC Growth of Si Thin Films Preapared by PECVD)

  • 문대규;임호빈
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 1992년도 춘계학술대회 논문집
    • /
    • pp.42-45
    • /
    • 1992
  • The poly silicon thin films were prepared by solid phase crystallization at 600$^{\circ}C$ of amorphous silicon films deposited on Corning 7059 glass and (100) silicon wafer with thermally grown SiO$_2$substrate by plasma enhanced chemical vapor deposition with varying rf power, deposition temperature, total flow rate. Crystallization time, microstructure, absorption coefficients were investigated by RAMAN, XRD analysis and UV transmittance measurement. Crystallization time of amorphous silicon films was increased with increasing rf power, decreasing deposition temperature and decreasing total flow rate.

  • PDF