• 제목/요약/키워드: Semiconductor package process

검색결과 100건 처리시간 0.035초

잡음제거 필터를 이용한 BGA 패키지 측정에 관한 연구 (A Study on the BGA Package Measurement using Noise Reduction Filters)

  • 진고환
    • 한국융합학회논문지
    • /
    • 제8권11호
    • /
    • pp.15-20
    • /
    • 2017
  • 최근 IT 산업의 발전으로 다양한 분야에서 컴퓨터 융합 기술에 대한 관심이 높아지고 있다. 특히 반도체 분야에서 생산 공정에 반도체 소자의 결함을 검사하기 위하여 카메라와 컴퓨터를 융합한 비전 시스템을 많이 사용하고 있다. 이러한 영상 관련 시스템들은 데이터를 처리하는 과정에서 열화 현상이 발생하기에 주유한 요인인 잡음을 제거하기 위한 다양한 연구가 이루어지고 있다. 이에 본 논문에서는 BGA 패키지 소자를 대상으로 양산 과정에서 결함을 사전에 인식하여 불량을 검출하기 위하여 영상 데이터의 잡음제거에 많이 사용하고 있는 가우시안 필터, 미디언 필터, 평균 필터를 이용한 측정 시스템을 제안한다. 제안 시스템을 BGA 패키지 생산 공정에 적용하면 신속하게 양품과 불량을 판정할 수 있어 생산성이 향상될 것으로 기대된다.

시뮬레이션과 AHP/DEA를 이용한 반도체 부품 생산라인 개선안 결정 (Determination of New Layout in a Semiconductor Packaging Substrate Line using Simulation and AHP/DEA)

  • 김동수;박철순;문덕희
    • 산업공학
    • /
    • 제25권2호
    • /
    • pp.264-275
    • /
    • 2012
  • The process of semiconductor(IC Package) manufacturing usually includes lots of complex and sequential processes. Many kinds of equipments are installed with the mixed concept of serial and parallel manufacturing system. The business environments of the semiconductor industry have been changed frequently, because new technologies are developed continuously. It is the main reason of new investment plan and layout consideration. However, it is difficult to change the layout after installation, because the major equipments are expensive and difficult to move. Furthermore, it is usually a multiple-objective problem. Thus, new investment or layout change should be carefully considered when the production environments likewise product mix and production quantity are changed. This paper introduces a simulation case study of a Korean company that produces packaging substrates(especially lead frames) and requires multi-objective decision support. $QUEST^{(R)}$ is used for simulation modelling and AHP(Analytic Hierarchy Process) and DEA(Data Envelopment Analysis) are used for weighting of qualitative performance measures and solving multiple-objective layout problem, respectively.

전기자동차 파워모듈용 질화규소 기판의 열기계적 특성 및 열응력 해석에 대한 연구 (A Study of Thermo-Mechanical Behavior and Its Simulation of Silicon Nitride Substrate on EV (Electronic Vehicle)'s Power Module)

  • 서원;정청하;고재웅;김구성
    • 반도체디스플레이기술학회지
    • /
    • 제18권4호
    • /
    • pp.149-153
    • /
    • 2019
  • The technology of electronic packaging among semiconductor technologies is evolving as an axis of the market in its own field beyond the simple assembly process of the past. In the field of electronic packaging technology, the packaging of power modules plays an important role for green electric vehicles. In this power module packaging, the thermal reliability is an important factor, and silicon nitride plays an important part of package substrates, Silicon nitride is a compound that is not found in nature and is made by chemical reaction between silicon and nitrogen. In this study, this core material, silicon nitride, was fabricated by reaction bonded silicon nitride. The fabricated silicon nitride was studied for thermo-mechanical properties, and through this, the structure of power module packaging was made using reaction bonded silicon nitride. And the characteristics of stress were evaluated using finite element analysis conditions. Through this, it was confirmed that reaction bonded silicon nitride could replace the silicon nitride as a package substrate.

반도체 칩의 캡슐화 성형을 위한 지식형 설계시스템에 관한 연구 (A Study on a Knowledge-Based Design System for Chip Encapsulation)

  • 허용정;한세진
    • 한국정밀공학회지
    • /
    • 제15권2호
    • /
    • pp.99-106
    • /
    • 1998
  • In this paper, we have constructed an expert system for semiconductor chip encapsulation which combines a knowledge-based system with CAE software. The knowledge-base module includes heuristic and pre analysis knowledge for evaluation and redesign. Evaluation of the initial design and generation of redesign recommendations can be developed from the rules as applied to a given chip package. The CAE programs can be used for simulating the filling and packing stage of encapsulation process. The expert system is a new tool which enables package design or process conditions with high yields and high productivity.

  • PDF

반도체 패키지의 내부 결함 검사용 알고리즘 성능 향상 (The Performance Advancement of Test Algorithm for Inner Defects in Semiconductor Packages)

  • 김재열;윤성운;한재호;김창현;양동조;송경석
    • 한국정밀공학회:학술대회논문집
    • /
    • 한국정밀공학회 2002년도 추계학술대회 논문집
    • /
    • pp.345-350
    • /
    • 2002
  • In this study, researchers classifying the artificial flaws in semiconductor packages are performed by pattern recognition technology. For this purposes, image pattern recognition package including the user made software was developed and total procedure including ultrasonic image acquisition, equalization filtration, binary process, edge detection and classifier design is treated by Backpropagation Neural Network. Specially, it is compared with various weights of Backpropagation Neural Network and it is compared with threshold level of edge detection in preprocessing method fur entrance into Multi-Layer Perceptron(Backpropagation Neural network). Also, the pattern recognition techniques is applied to the classification problem of defects in semiconductor packages as normal, crack, delamination. According to this results, it is possible to acquire the recognition rate of 100% for Backpropagation Neural Network.

  • PDF

반도체 패키지의 내부 결함 검사용 알고리즘 성능 향상 (The Performance Advancement of Test Algorithm for Inner Defects In Semiconductor Packages)

  • 김재열;김창현;윤성운
    • 한국정밀공학회:학술대회논문집
    • /
    • 한국정밀공학회 2005년도 추계학술대회 논문집
    • /
    • pp.721-726
    • /
    • 2005
  • In this study, researchers classifying the artificial flaws in semiconductor. packages are performed by pattern recognition technology. For this purposes, image pattern recognition package including the user made software was developed and total procedure including ultrasonic image acquisition, equalization filtration, binary process, edge detection and classifier design is treated by Backpropagation Neural Network. Specially, it is compared with various weights of Backpropagation Neural Network and it is compared with threshold level of edge detection in preprocessing method for entrance into Multi-Layer Perceptron(Backpropagation Neural network). Also, the pattern recognition techniques is applied to the classification problem of defects in semiconductor packages as normal, crack, delamination. According to this results, it is possible to acquire the recognition rate of 100% for Backpropagation Neural Network.

  • PDF

Design Parameter Optimization for Hall Sensor Application

  • Park, Chang-Sung;Cha, Gi-Ho;Kang, Hyun-Soon;Song, Chang-Sup
    • 제어로봇시스템학회:학술대회논문집
    • /
    • 제어로봇시스템학회 2001년도 ICCAS
    • /
    • pp.86.3-86
    • /
    • 2001
  • Hall effect sensor using 7um, 1.7 ohm-cm or 10um, 3.5 ohm-cm Bipolar process was successfully developed. The Hall sensor consists of various patterns, such as regular shapes, rectangles, diamond, hexagon and cross shapes to optimize offset voltage and sensitivity for proper applications. In order to measure offset voltage in chip scale the Agilent company´s 4156C and Nano-Voltage Meter were used and the best structure in offset voltage was finally selected by using ceramic package. The patterns appear to be the quadri-rectangular patterns entirely and three-parallelogram patterns. The measured offset voltages were found to be about 173-365uV. Meanwhile, in ...

  • PDF

리드프레임의 전단용 금형에 대한 3차원 FEM 해석 (3-Dimensional Finite Element Method Analysis of Blanking Die for Lead Frame)

  • 최만성
    • 반도체디스플레이기술학회지
    • /
    • 제10권3호
    • /
    • pp.61-65
    • /
    • 2011
  • The capabilities of finite elements codes allow now accurate simulations of blanking processes when appropriate materials modelling are used. Over the last decade, numerous numerical studies have focused on the influence of process parameters such as punch-die clearance, tools geometry and friction on blanking force and blank profile. In this study, three dimensional finite element analysis is carried out to design a lead frame blanking die using LS-Dyna3D package. After design of the blanking die, an experiment is also carried out to investigate the characteristics of blanking for nickel alloy Alloy42, a kind of IC lead frame material. In this paper, it has been researched the investigation to examine the influence of process parameters such as clearance and air cylinder pressure on the accuracy of sheared plane. Through the experiment results, it is shown that the quality of sheared plane is less affected by clearance and air cylinder pressure.

High-density Through-Hole Interconnection in a Silicon Substrate

  • Sadakata, Nobuyuki
    • 한국마이크로전자및패키징학회:학술대회논문집
    • /
    • 한국마이크로전자및패키징학회 2003년도 International Symposium
    • /
    • pp.165-172
    • /
    • 2003
  • Wafer-level packaging technology has become established with increase of demands for miniaturizing and realizing lightweight electronic devices evolution. This packaging technology enables the smallest footprint of packaged chip. Various structures and processes has been proposed and manufactured currently, and products taking advantages of wafer-level package come onto the market. The package enables mounting semiconductor chip on print circuit board as is a case with conventional die-level CSP's with BGA solder bumps. Bumping technology is also advancing in both lead-free solder alternative and wafer-level processing such as stencil printing using solder paste. It is known lead-free solder bump formation by stencil printing process tend to form voids in the re-flowed bump. From the result of FEM analysis, it has been found that the strain in solder joints with voids are not always larger than those of without voids. In this paper, characteristics of wafer-level package and effect of void in solder bump on its reliability will be discussed.

  • PDF

초음파 Spectroscopy에 의한 Resin내의 크기 측정에 관한 연구

  • 한응교;김용재;이범성;박익근;소반신부
    • 한국정밀공학회:학술대회논문집
    • /
    • 한국정밀공학회 2001년도 추계학술대회 논문집
    • /
    • pp.139-143
    • /
    • 2001
  • In manufacturing process of semiconductor package, thermal stress owing to high temperature in moulding and bubbles generated in chip bonding process become main causes to producing void. Therefore, on this study we evaluated quantitatively void size by ultrasonic spectroscopy method which analyze the frequency of this received pulse using pulses with broad band frequency, and after destructive test we verified effectiveness of sizing void by ultrasonic spectroscopy as we find error degree between the real size of void and the sizing void by ultrasonic spectroscopy.