• Title/Summary/Keyword: Phase Locked Loop

Search Result 567, Processing Time 0.025 seconds

Decoupling of the Secondary Saliencies in Sensorless PMSM Drives using Repetitive Control in the Angle Domain

  • Wu, Chun;Chen, Zhe;Qi, Rong;Kennel, Ralph
    • Journal of Power Electronics
    • /
    • v.16 no.4
    • /
    • pp.1375-1386
    • /
    • 2016
  • To decouple the secondary saliencies in sensorless permanent magnet synchronous machine (PMSM) drives, a repetitive control (RC) in the angle domain is proposed. In this paper, the inductance model of a concentrated windings surface-mounted PMSM (cwSPMSM) with strong secondary saliencies is developed. Due to the secondary saliencies, the estimated position contains harmonic disturbances that are periodic relative to the angular position. Through a transformation from the time domain to the angle domain, these varying frequency disturbances can be treated as constant periodic disturbances. The proposed angle-domain RC is plugged into an existing phase-locked loop (PLL) and utilizes the error of the PLL to generate signals to suppress these periodic disturbances. A stability analysis and parameter design guidelines of the RC are addressed in detail. Finally, the proposed method is carried out on a cwSPMSM drive test-bench. The effectiveness and accuracy are verified by experimental results.

A study of DSC using Ultrasonic and Thermal treatment on nano-crystalline $TiO_{2}$ surface (염료감응형 태양전지 $TiO_{2}$ 광전극 표면의 초음파 열처리에 관한 연구)

  • Hong, Ji-Tae;Choi, Jin-Young;Seo, Hyun-Woong;Kim, Jong-Lak;Kim, Hee-Je
    • 한국신재생에너지학회:학술대회논문집
    • /
    • 2007.06a
    • /
    • pp.317-319
    • /
    • 2007
  • Recently, there were many researches for efficiency improvement of DSC. Among of these works, research of surface treatment is still a prerequisite for electron diffusion, light-harvesting and surface state of $DSC^{4)}$. Using of the surface treatment, it can be raise up porosity of $TiO_{2}$ nano-crystalline structure on $photo-electrode^{5)}$. There are chemical, physical, electrical and optical methods which raise up its porosity. In this paper, we have designed and manufactured MOPA-type ultrasonic circuit (100W, frequency and duty variable). Manufactured ultrasonic circuit to use to force cavity density and power into $TiO_{2}$ paste. Then, we have optimized forcing time, frequency and duty of ultrasonic irradiation for surface treatment of photo-electrode of DSC. In I-V characteristic test of DSC, ultrasonic and thermal treated DSC shows 19% improved its efficiency against established DSC.

  • PDF

Coherent and Semi-Coherent Correlation Detection of DSSS-FSK Signals for Low-Power/Low-Cost Wireless Communication (저전력, 저가격 무선통신을 위한 DSSS-FSK 신호의 동기 및 반동기 상관 검파)

  • Park Hyung Chul
    • Journal of the Institute of Electronics Engineers of Korea TC
    • /
    • v.42 no.4 s.334
    • /
    • pp.1-6
    • /
    • 2005
  • For the low power and low cost transceivers, direct sequence spread spec01m frequency-shift keying (DSSS-FSK) is proposed. A transmitter of the DSSS-FSK signal can be implemented by a simple direct modulation using the phase locked loop. Since the DSSS-FSK signal has negligible power around the carrier frequency, low cost direct conversion receiver can be used. Optimum coherent and semi-coherent correlation detection methods for the DSSS-FSK signal are proposed and analyzed. Segmented semi-coherent correlation detection method is proposed to improve the bit error rate performance in the large carrier frequency offset.

The Design of a Low Power and Wide Swing Charge Pump Circuit for Phase Locked Loop (넓은 출력 전압 범위를 갖는 위상동기루프를 위한 저전압 Charge Pump 회로 설계)

  • Pu, Young-Gun;Ko, Dong-Hyun;Kim, Sang-Woo;Park, Joon-Sung;Lee, Kang-Yoon
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.45 no.8
    • /
    • pp.44-47
    • /
    • 2008
  • In this paper, a new circuit is proposed to minimize the charging and discharging current mismatch in charge pump for UWB PLL application. By adding a common-gate and a common-source amplifier and building the feedback voltage regulator, the high driving charge pump currents are accomplished. The proposed circuit has a wide operation voltage range, which ensures its good performance under the low power supply. The circuit has been implemented in an IBM 0.13um CMOS technology with 1.2V power supply. To evaluate the design effectiveness, some comparisons have been conducted against other circuits in the literature.

A 3.1 to 5 GHz CMOS Transceiver for DS-UWB Systems

  • Park, Bong-Hyuk;Lee, Kyung-Ai;Hong, Song-Cheol;Choi, Sang-Sung
    • ETRI Journal
    • /
    • v.29 no.4
    • /
    • pp.421-429
    • /
    • 2007
  • This paper presents a direct-conversion CMOS transceiver for fully digital DS-UWB systems. The transceiver includes all of the radio building blocks, such as a T/R switch, a low noise amplifier, an I/Q demodulator, a low pass filter, a variable gain amplifier as a receiver, the same receiver blocks as a transmitter including a phase-locked loop (PLL), and a voltage controlled oscillator (VCO). A single-ended-to-differential converter is implemented in the down-conversion mixer and a differential-to-single-ended converter is implemented in the driver amplifier stage. The chip is fabricated on a 9.0 $mm^2$ die using standard 0.18 ${\mu}m$ CMOS technology and a 64-pin MicroLead Frame package. Experimental results show the total current consumption is 143 mA including the PLL and VCO. The chip has a 3.5 dB receiver gain flatness at the 660 MHz bandwidth. These results indicate that the architecture and circuits are adaptable to the implementation of a wideband, low-power, and high-speed wireless personal area network.

  • PDF

A study on the Frequency Modulation-based Audio Transmission System for Short-range Underwater Optical Wireless Communications (근거리 수중 광무선 통신을 위한 주파수 변조 기반 오디오 전송 시스템 연구)

  • Kim, Yeon-Joo;Sohn, Kyung-Rak
    • Journal of Advanced Marine Engineering and Technology
    • /
    • v.36 no.1
    • /
    • pp.166-171
    • /
    • 2012
  • In this paper, short-range underwater wireless communication technique using visible LEDs is proposed. As an alternative to conventional acoustic system, visible LED communications show high quality and high speed data transmission characteristics. We design a frequency modulation-based optical wireless audio transmission system. The CD4046B phase-locked loop device is applied to implement the frequency modulation and demodulation. With a transmission modulation of 100 kHz, audio signal has successfully received at a transmission distance of 30 cm.

Design of the Clock Recovery Circuit for a 40 Gb/s Optical Receiver (40 Gb/s 광통신 수신기용 클락 복원 회로 설계)

  • Park, Chan-Ho;Woo, Dong-Sik;Kim, Kang-Wook
    • Proceedings of the Korea Electromagnetic Engineering Society Conference
    • /
    • 2003.11a
    • /
    • pp.136-139
    • /
    • 2003
  • A clock recovery circuit for a 40 Gb/s optical receiver has been designed and implemented. The clock recovery circuit consists of signal amplifiers, a nonlinear circuit with diodes, and a bandpass filter Before implementing the 40 Gb/s clock recovery circuit, a 10 Gb/s clock recovery circuit has been successfully implemented and tested. With the 40 Gb/s clock recovery circuit, when a 40 Gb/s NRZ signal of -10 dBm was applied to the input of the circuit, the 40 GHz clock was recovered with the -20 dBm output power after passing through the nonlinear circuit. The output signal from the nonlinear circuit passes through a narrow-band filter, and then amplified. The implemented clock recovery circuit is planned to be used for the input of a phase locked loop to further stabilize the recovered clock signal and to reduce the clock jitter.

  • PDF

A Low Power and High Linearity Up Down Converter for Wireless Repeater (무선 중계기용 저전력, 고선형 Up-down Converter)

  • Hong, Nam Pyo;Kim, Kwang Jin;Jang, Jong-Eun;Chio, Young-Wan
    • The Transactions of The Korean Institute of Electrical Engineers
    • /
    • v.64 no.3
    • /
    • pp.433-437
    • /
    • 2015
  • We have designed and fabricated a low power and high linearity up down convertor for wireless repeaters using $0.35{\mu}m$ SiGe Bipolar CMOS technology. Repeater is composed of a wideband up/down converting mixer, programmable gain amplifiers (PGA), input buffer, LO buffer, filter driver amplifier and integer-N phase locked loop (PLL). As of the measurement results, OIP3 of the down conversion mixer and up conversion mixer are 32 dBm and 17.8 dBm, respectively. The total dynamic gain range is 31 dB with 1 dB gain step resolution. The adjacent channel leakage ratio (ACLR) is 59.9 dBc. The total power consumption is 240 mA at 3.3 V.

Grid-tied Power Conditioning System for Battery Energy Storage Composed of 2-stage DC-DC converter (2단 DC-DC 컨버터로 구성된 배터리 에너지저장용 계통연계형 전력변환장치)

  • Park, Ah-Ryeon;Kim, Do-Hyun;Kim, Kyeong-Tae;Han, Byung-Moon;Lee, Jun-Young
    • The Transactions of The Korean Institute of Electrical Engineers
    • /
    • v.61 no.12
    • /
    • pp.1848-1856
    • /
    • 2012
  • This paper proposes a new grid-tied power conditioning system for battery energy storage, which is composed of a 2-stage DC-DC converter and a PWM inverter. The 2-stage DC-DC converter is composed of an LLC resonant converter connected in cascade with a 2-quadrant hybrid-switching chopper. The LLC resonant converter operates in constant duty ratio, while the 2-quadrant hybrid-switching chopper operates in variable duty ratio for voltage regulation. The operation of proposed system was verified through theoretical analysis and computer simulations. Based on computer simulations, a hardware prototype was built and tested to confirm the technical feasibility of proposed system. The proposed system could have relatively higher efficiency and smaller size than the existing system.

A Design of Differential Voltage Clamped VCO for Improved Characteristics of Operating Frequency (개선된 동작 주파수 특성을 갖는 차동 전압 클램프 VCO 설계)

  • Kim, D.G.;Oh, R.;Woo, Y.S.;Sung, Man-Y.
    • Proceedings of the KIEE Conference
    • /
    • 2000.07d
    • /
    • pp.3181-3183
    • /
    • 2000
  • As the fact that the simple data of text and sound in early year have been changed to be high quality images and sounds. PLL(Phase-Locked Loop) system plays an important role in communication system. VCO(Voltage Controlled Oscillator) is the most important part in PLL system because it can have critical effects on operation of PLL. Recently, it has been raised the necessity of high speed and high accuracy circuit application. In this paper, a new differential voltage clamped VCO using negative-skewed path is suggested. Using a dual-delay scheme to implement the VCO, higher operation frequency and wider tuning are achieved simultaneously. The dual-delay scheme means that both the negative skewed delay paths and the normal delay paths exist in the same ring oscillator. The negative skewed delay paths decrease the unit delay time of the ring oscillator below the single inverter delay time. As a result, higher operation frequency can be obtained. The whole characteristics of VCO are simulated by using HSPICE. Simulation results show that the resulting operating frequencies are 50% higher than those obtainable from the conventional approaches.

  • PDF